SIPEX SP26LV432CP

Preliminary
®
SP26LV432
High Speed, Low Power Quad RS-422
Differential Line Receiver
■ Quad Differential Line Receivers
■ Compatible with the EIA standard for
RS-422 serial protocol
■ High-Z Output Control
■ 14ns Typical Receiver Propagation Delays
■ 60mV Typical Input Hysteresis
■ Single +3.3V Supply Operation
■ Common Receiver Enable Control
■ Compatibility with the industry standard
26LV32
■ -7.0V to +7.0V Common-Mode Input
Voltage Range
■ Switching Rates Up to 50Mbps
■ Ideal for use with SP26LV431 Quad Drivers
RI1B
1
RI1A
2
R01
3
ENABLE
4
14 RI4A
13 R04
R02
5
12 ENABLE
RI2A
6
RI2B
7
GND
8
11 R0
3
10 RI A
3
9 RI B
3
16 VCC
SP26LV432
15 RI4B
DESCRIPTION
The SP26LV432 is a quad differential line receiver with 3-State outputs designed to meet the
specifications of RS-422. The SP26LV432 features Sipex's BiCMOS process allowing low
power operational characteristics of CMOS technology while meeting all of the demands of
the RS-422 serial protocol over 50Mbps under load. The RS-422 protocol allows up to 10
receivers to be connected to a multipoint bus transmission line. The SP26LV432 features a
receiver enable control common to all four receivers and a high-Z output with 6mA source and
sink capability. Since the cabling can be as long as 4,000 feet, the RS-422 receivers of the
SP26LV432 are equipped with a wide (-7.0V to +7.0V) common-mode input voltage range to
accommodate ground potential differences.
TYPICAL APPLICATION CIRCUIT
ENABLE
ENABLE
Input
Output
LOW
HIGH
don't care
high-Z
HIGH
don't care
VID > VTH (max)
HIGH
HIGH
don't care
VID < VTH (min)
LOW
don't care
LOW
VID > VTH (max)
HIGH
don't care
LOW
VID < VTH (min)
LOW
HIGH
don't care
open
HIGH
don't care
LOW
open
HIGH
Rev:A Date: 3/08/04
INPUTS
VCC
RI A RI B
4
4
RI A RI B
3
3
RI A RI B
2
2
RI A RI B
1
1
R04
R03
R02
R01
ENABLE
ENABLE
GND
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
1
OUTPUTS
© Copyright 2004 Sipex Corporation
ABSOLUTE MAXIMUM RATINGS
These are stress ratings only and functional operation of the device at
these ratings or any other above those indicated in the operation sections
of the specifications below is not implied. Exposure to absolute maximum
rating conditions for extended periods of time may affect reliability and
cause permanent damage to the device.
VCC (Supply Voltage) ................................................................... +7.0V
VCM (Common Mode Range) ........................................................ ±14V
VDIFF (Differential Input Voltage) .................................................. ±14V
VIN (Enable Input Voltage) ................................................... VCC + 1.5V
TSTG (Storage Temperature Range) ........................... -65°C to +150°C
Lead Temperature (4sec) ......................................................... +260°C
Maximum Current Per Output .................................................... ±25mA
Storage Temperature .................................................. -65°C to +150°C
Power Dissipation Per Package
16-pin PDIP (derate 14.3mW/oC above +70oC) ...................... 1150mW
16-pin NSOIC (derate 8.95mW/oC above +70oC) ..................... 725mW
ELECTRICAL CHARACTERISTICS
Unless otherwise noted, the following specifications apply for VCC = +3.0V to +3.6V with Tamb = 25°C and all MIN
and MAX limits apply across the recommended operating temperature range.
DC PARAMETERS
MIN. TYP. MAX. UNITS
3.0
Supply Voltage, VCC
Enable Input Rise or Fall Times
3.6
3
CONDITIONS
V
ns
Input Electrical Characteristics
Minimum Differential Input Voltage, VTH
-200
Input Resistance, RIN
5.0
50
+200
mV
VOUT = VOH or VOL,
-7V < VCM < +7V
KΩ
VIN = -7V, +7V, +10V
other input = GND
Input Current
IIN
+1.25
+1.5
mA
VIN = +10V, other input = GND
IIN
-1.5
-2.5
mA
VIN = -10V, other input = GND
Minimum Enable HIGH Input Level Voltage,
VIH(EN)
2.0
V
Maximum Enable LOW Input Level Voltage,
VIL(EN)
0.8
V
±1.0
µA
VIN = VCC or GND
Input Hysteresis, VHYST
60
mV
VCM = 0V
Quiescent Supply Current, ICC
5
mA
VCC = +3.3V, VDIF = +1V
V
VCC = +3.0V, VDIFF = +1V,
IOUT = -6mA
Maximum Enable Input Current, IEN
15
Output Electrical Characteristics
Minimum High Level Output Voltage, VOH
2.4
2.8
Maximum Low Level Output Voltage, VOL
0.2
0.5
V
VCC = +3.0V, VDIFF = -1V,
IOUT = +6mA
Maximum Tri-state Output Leakage Current,
IOZQ
±0.5
±5.0
µA
VOUT = VCC or GND,
ENABLE = VIL, ENABLE = VIH
Rev:A Date: 3/08/04
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
2
© Copyright 2004 Sipex Corporation
SPECIFICATIONS (continued)
Unless otherwise noted, the following specifications apply for VCC = +3.0V to +3.6V, Tamb = 25°C, tr < 6ns, tf < 6ns,
and all MIN and MAX limits apply across the recommended operating temperature range.
PARAMETERS
MIN. TYP. MAX. UNITS
CONDITIONS
SWITCHING CHARACTERISTICS
Propagation Delays, tPLHD, tPHLD
11
18
ns
Figure 3
Skew
0.8
2
ns
Figure 3, Note 4
10
ns
Figure 3
40
ns
Figure 5
Differential Ouput Rise and Fall Times, tTLH, tPHL
4
Output Enable Time, tPZH
Output Enable Time, tPZL
40
ns
Figure 5
Output Disable Time, tPHZ
35
ns
Figure 5, Note 5
ns
Figure 5, Note 5
Power dissipation Capacitance, CPD
50
35
pF
Note 6
Input Capacitance, CIN
6
pF
Output Disable Time, tPLZ
Rev:A Date: 3/08/04
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
3
© Copyright 2004 Sipex Corporation
RI1B
1
RI1A
2
R01
3
ENABLE
16
VCC
15
RI4B
14
RI4A
4
13
R04
R02
5
12
ENABLE
RI2A
6
11
R03
RI2B
7
10
RI3A
GND
8
9
RI3B
SP26LV432
PINOUT
PIN DESCRIPTION
PIN NUMBER
PIN NAME
DESCRIPTION
1
RI1B
Inverted RS-422 receiver input.
2
RI1A
Non-inverted RS-422 receiver input.
3
R01
TTL receiver output.
4
ENABLE
5
R02
TTL receiver output.
6
RI2A
Non-inverted RS-422 receiver input.
7
RI2B
Inverted RS-422 receiver input.
8
GND
Ground.
9
RI3B
Inverted RS-422 receiver input.
10
RI3A
Non-inverted RS-422 receiver input.
11
R03
TTL receiver output.
12
ENABLE
13
R04
TTL receiver output.
14
RI4A
Non-inverted RS-422 receiver input.
15
RI4B
Inverted RS-422 receiver input.
16
VCC
+3.0V to +3.6V power supply.
Rev:A Date: 3/08/04
Receiver input enable, active HIGH.
Receiver input enable, active LOW.
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
4
© Copyright 2004 Sipex Corporation
AC TEST CIRCUITS AND SWITCHING TIME WAVEFORMS
VCC
S1
+2.5V
INPUTS
(V-) – (V+)
V+ INPUT
0V
tPHL
tPLH
ttPHL
PLH
V- INPUT
VOH
90%
OUTPUT
90%
ENABLE
ENABLE
50%
VOL
10%
10%
tRISE
RL
DEVICE
UNDER
TEST
-2.5V
CL
tFALL
CL includes load and test jig capacitance.
S1 = VCC for tPZL and tPLZ measurements.
S1 = GND for tPZH and tPHZ measurements.
Figure 2. Propagation Delay
Figure 3. Test Circuit for high-Z Output Timing
3.0V
ENABLE
16
1.3V
1.3V
GND
15
tPLZ
tPZL
Differential Prop. Delay (ns)
ENABLE
VCC
OUTPUT
50%
VOL
0.5V
VOH
0.5V
OUTPUT
50%
0V
tPHZ
tPZH
tPHLD
14
tPLHD
13
12
11
10
-40
-15
10
35
60
85
Temperature (°C)
Figure 4. High Impedance Output Enable and Disable
Waveforms
Figure 5. Differential Propagation Delay vs Temperature
17
2
1.8
tPHLD
15
Differential Skew (ns)
Differential Prop. Delay (ns)
16
14
13
tPLHD
1.6
1.4
1.2
1
12
0.8
11
3.0
3.1
3.2
3.3
3.4
3.5
0.6
3.6
-40
Power Supply Voltage (V)
10
35
60
85
Temperature (°C)
Figure 7. Differential Skew vs Temperature
Figure 6. Differential Propagation Delay vs Supply Voltage
Rev:A Date: 3/08/04
-15
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
5
© Copyright 2004 Sipex Corporation
2.0
3.3
1.8
3.1
VCC = 3.3V
Output High Voltage (V)
Differential Skew (ns)
1.6
1.4
1.2
1.0
2.9
T = -40°C
2.7
2.5
T = +25°C
2.3
0.8
T = +85°C
2.1
0.6
3.0
3.1
3.2
3.3
3.4
3.5
0
3.6
5
10
15
20
Output High Current (mA)
Power Supply Voltage (V)
Figure 8. Differntial Skew vs Supply Voltage
Figure 9. High Output Voltage vs Current over
Temperature
1.6
3.6
1.4
3.2
VCC = 3.3V
Output Low Voltage (V)
Output High Voltage (V)
2.8
VCC = 3.3V
2.4
T= +85°C
1.2
VCC = 3.6V
VCC = 3.0V
2.0
T=+25°C
1.0
0.8
0.6
T= -40°C
0.4
1.6
0.2
0.0
1.2
0
5
10
15
20
0
25
5
10
15
20
Output Low Current (mA)
Output High Current (mA)
Figure 10. High Output Voltage vs Current over Supply
Voltage
Figure 11. Low Output Voltage vs Current over
Temperature
1.4
VCC = 3.0V
45
1.0
Input Resistance (KΩ)
Output Low Voltage (V)
1.2
VCC = 3.3V
0.8
VCC = 3.6V
0.6
35
25
0.4
15
0.2
5
-10.0 -8.0
0.0
0
5
10
15
20
-6.0 -4.0
Figure 12. Low Output Voltage vs Current over Supply
Voltage
Rev:A Date: 3/08/04
-2.0
0.0
2.0
4.0
6.0
8.0 10.0
Input Voltage (V)
Output Low Current (mA)
Figure 13. Input Resistance vs Input Voltage
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
6
© Copyright 2004 Sipex Corporation
0.9
80
+10V @ Inverting Input
VHYST
0.6
+10V @ Non-Inverting Input
60
VTH
0.0
Transition Voltage (mV)
Input Current (mA)
0.3
0V @ Inverting Input
-0.3
0V @ Non-Inverting Input
40
20
VCC = 3.3V
0
-0.6
VTL
-20
-10V @ Inverting Input
-0.9
-40
-40
-10V @ Non-Inverting Input
-1.2
3.0
3.1
3.2
3.3
3.4
3.5
-15
3.6
10
35
60
85
Temperature (°C)
Power Supply Voltage (V)
Figure 14. Input Current vs Supply Voltage
Figure 15. Transition Voltage vs Temperature
7.0
80
VCC = 3.3V
60
6.5
40
6.0
Supply Current (mA)
Transition Voltage (mV)
VHYST
20
0
5.5
5.0
VTL
-20
4.5
-40
3.0
3.1
3.2
3.3
3.4
3.5
3.6
4.0
-40
Power Supply Voltage (V)
-15
10
35
60
85
Temperature (°C)
Figure 16. Transition Voltage vs Supply Voltage
Figure 17. Supply Current vs Temperature
7.0
5.4
VCC = 3.0V
6.5
6.0
50pF Load
Supply Current (mA)
Disabled Supply Current (mA)
5.1
5.5
5.0
4.5
4.8
1 TTL Load
4.5
4.2
No Load
4.0
3.9
3.5
3.0
3.0
3.1
3.2
3.3
3.4
3.5
3.6
3.6
1
10
Power Supply Voltage (V)
Figure 18. Disabled Supply Current vs Supply Voltage
Rev:A Date: 3/08/04
100
1000
10000
100000
Data Rate (kBaud)
Figure 19. Supply Current vs Data Rate
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
7
© Copyright 2004 Sipex Corporation
THEORY OF OPERATION
The SP26LV432 accepts RS-422 levels and
translates these into TTL or CMOS input levels.
The SP26LV432 features active HIGH and active LOW receiver enable controls common to
all four receiver channels. A logic HIGH on the
ENABLE pin (pin 4) or a logic LOW on the
ENABLE pin (pin 12) will enable the differential receiver outputs. A logic LOW on the
ENABLE pin (pin 4) and a logic HIGH on the
ENABLE pin (pin 12) will force the receiver
outputs into high impedance (high-Z). Refer to
the truth table in Figure 20.
The SP26LV432 is a low-power quad differential line receiver designed for digital data transmission meeting specifications of the EIA
standard RS-422 protocol. The SP26LV432 features Sipex's BiCMOS process allowing low
power operational characteristics of CMOS technology while meeting all of the demands of the
RS-422 serial protocol to at least 50Mbps under
load in harsh environments.
The RS-422 standard is ideal for multi-drop
applications and for long-distance communication. The RS-422 protocol allows up to 10
receivers to be connected to a data bus, making
it an ideal choice for multi-drop applications.
Since the cabling can be as long as 4,000 feet, the
RS-422 receivers have an input sensitivity of
200mV over the wide (-7.0V to +7.0V) common
mode range to accommodate ground potential
differences. Internal pull-up and pull-down
resistors prevent output oscillation on unused
channels. Because the RS-422 is a differential
interface, data is virtually immune to noise in the
transmission line.
ENABLE
ENABLE
Input
Output
LOW
HIGH
don't care
high-Z
HIGH
don't care
VID > VTH (max)
HIGH
HIGH
don't care
VID < VTH (min)
LOW
don't care
LOW
VID > VTH (max)
HIGH
don't care
LOW
VID < VTH (min)
LOW
HIGH
don't care
open
HIGH
don't care
LOW
open
HIGH
The RS-422 line receivers feature high source
and sink current capability. All receivers are
internally protected against short circuits on their
inputs. The receivers feature tri-state
outputs with 6mA source and sink capability.
The typical receiver propagation delay is 14ns
(35ns max).
To minimize reflections, the multipoint bus
transmission line should be terminated at both
ends in its characteristic impedance, and stub
lengths off the main line should be kept as short
as possible.
Driver Side such as SP26LV431
Receiver Side such as SP26LV432
ENABLE
DATA
DATA
OUTPUT
*RT is optional although highly
recommended to reduce reflection.
Figure 20. Truth Table, Enable/Disable Function
Common to all Four RS-422 Receivers
Rev:A Date: 3/08/04
*RT
Figure 21. Two-Wire Balanced Systems, RS-422
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
8
© Copyright 2004 Sipex Corporation
PACKAGE: 16 PIN PDIP
A1
D
A
N
A2
D1
b3
b1
b
e
L
INDEX
AREA
E1 E
1 2 3
Dimensions in (mm)
A
16 PIN PDIP
JEDEC MS-001
(BB) Variation
MIN NOM MAX
-
-
.210
-
-
A1
.015
A2
.115
.130
.195
b
.014
.018
.022
b2
.045
.060
.070
b3
.030
.039
.045
E
c
c
.008
.010
.014
eA
D
.735
.755
.775
eB
D1
.005
-
-
E
.300
.310
.325
E1
.240
.250
.280
e
.100 BSC
eA
.300 BSC
SEE
LEAD
DETAIL
b
eB
-
-
.430
L
.115
.130
.150
C
16 pin PDIP
Rev:A Date: 3/08/04
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
9
© Copyright 2004 Sipex Corporation
PACKAGE: 16 PIN NSOIC
D
A
E/2
E1
E
SEE VIEW C
E1/2
1
e
b
B
INDEX AREA
(D/2 X E1/2)
Ø1
TOP VIEW
b
WITH PLATING
Gauge Plane
L2
Seating Plane
Ø1
Ø
L
c
L1
VIEW C
BASE METAL
CONTACT AREA
DIMENSIONS
Minimum/Maximum
(mm)
16 Pin NSOIC
(JEDEC MS-012,
AC - VARIATION)
COMMON HEIGHT DIMENSION
SYMBOL
A
A1
A2
b
c
E
E1
e
L
L1
L2
Ø
Ø1
A2
A
A1
SIDE VIEW
MIN NOM MAX
- 1.75
1.35
0.25
0.10 1.25
1.65
0.31
0.51
0.17
0.25
6.00 BSC
3.90 BSC
1.27 BSC
0.40
1.27
1.04 REF
0.25 BSC
0º
8º
5º
- 15º
16 PIN NSOIC
Rev:A Date: 3/08/04
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
10
© Copyright 2004 Sipex Corporation
ORDERING INFORMATION
Model .................................................................................... Temperature Range ..................................................................................... Package
SP26LV432CP ............................................................................. 0°C to +70°C ..................................................................................... 16–pin PDIP
SP26LV432CN ............................................................................ 0°C to +70°C .................................................................................. 16–pin NSOIC
Please consult the factory for pricing and availability on a Tape-On-Reel option.
REVISION HISTORY
DATE
3/08/04
REVISION
A
DESCRIPTION
Production Release.
Corporation
ANALOG EXCELLENCE
Sipex Corporation
Headquarters and
Sales Office
233 South Hillview Drive
Milpitas, CA 95035
TEL: (408) 934-7500
FAX: (408) 935-7600
Sales Office
22 Linnell Circle
Billerica, MA 01821
TEL: (978) 667-8700
FAX: (978) 670-9001
e-mail: [email protected]
Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the
application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.
Rev:A Date: 3/08/04
SP26LV432 High Speed, Low Power Quad Differential Line Receiver
11
© Copyright 2004 Sipex Corporation