SIPEX SP506

®
SP506
5V, Single Chip WAN Multi-Mode Serial Transceiver
■ Interface Modes Supported:
✓ X.21/RS-422 (V.11)
✓ RS-232 (V.28)
✓ EIA-530 (V.10 & V.11) ✓ EIA-530A (V.10 & V.11)
✓ RS-449 (V.10 & V.11) ✓ V.35 (V.35 & V.28)
✓ V.36 (V.10 & V.11)
✓ RS-485 (unterminated V.11)
■ Software Selectable Protocol
■ Highest Differential Transmission Rates
at over 20Mbps
■ +5V Only Operation
■ Seven (7) Drivers and Seven (7) Receivers
■ Driver and Receiver Tri-state Control
■ Internal Transceiver Termination Resistors for
V.11 and V.35 Protocols
■ Loopback Self-Test Mode
■ Improved ESD Tolerance for Analog I/Os
■ Compliant to NET1/2 and TBR2 Physical Layer
Requirements
■ Used in WAN Serial Ports in Routers, Switches,
DSU/CSU's and other Access Devices
DESCRIPTION
The SP506 is a monolithic IC that supports eight (8) popular serial interface standards for DTE
to DCE connectivity. The SP506 is pin-to-pin compatible to our SP505 multi-protocol transceiver
but with faster throughput. The seven (7) drivers and seven (7) receivers can transmit and receive
signals at 20Mbps. As with the SP505, the SP506 requires no additional external components
for compliant operation for all of the eight (8) modes of operation. All necessary termination is
integrated within the SP506 and is switchable when V.35 drivers, V.35 receivers, and V.11
receivers are used. The SP506 can operate as either a DTE or DCE.
Additional features with the SP506 include internal loopback that can be initiated in either singleended or differential modes. While in loopback mode, driver outputs are internally connected to
receiver inputs creating an internal signal path convenient for diagnostic testing. This eliminates
the need for an external loopback plug. The SP506 also includes a latch enable pin with the driver
and receiver address decoder. Tri-state ability for the driver and receiver outputs is controlled by
supplying a 4-bit word into the address decoder. Seven (7) drivers and one (1) receiver in the
SP506 include separate enable pins for added convenience.
V.35
EIA-530
WAN
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
1
© Copyright 2004 Sipex Corporation
ABSOLUTE MAXIMUM RATINGS
STORAGE CONSIDERATIONS
These are stress ratings only and functional operation
of the device at these ratings or any other above those
indicated in the operation sections of the specifications
below is not implied. Exposure to absolute maximum
rating conditions for extended periods of time may
affect reliability.
Due to the relatively large package size of the 80-pin
quad flat-pack, storage in a low humidity environment
is preferred. Large high density plastic packages are
moisture sensitive and should be stored in Dry Vapor
Barrier Bags. Prior to usage, the parts should remain
bagged and stored below 40°C and 60%RH. If the parts
are removed from the bag, they should be used within
48 hours or stored in an environment at or below 20%RH.
If the above conditions cannot be followed, the parts
should be baked for four hours at 125°C in order
remove moisture prior to soldering. Sipex ships the
80-pin QFP in Dry Vapor Barrier Bags with a humidity
indicator card and desiccant pack. The humidity indicator
should be below 30%RH.
VCC............................................................................+7V
Input Voltages:
Logic...............................-0.3V to (VCC+0.5V)
Drivers............................-0.3V to (VCC+0.5V)
Receivers........................................±15.5V
Output Voltages:
Logic................................-0.3V to (VCC+0.5V)
Drivers................................................±15V
Receivers........................-0.3V to (VCC+0.5V)
Storage Temperature..........................-65˚C to +150˚C
Power Dissipation per package
80-pin QFP (derate 18.3mW/˚C above +70oC)...1500mW
SPECIFICATIONS
TA = +25°C and VCC = +4.75V to +5.25V unless otherwise noted.
MIN.
TYP.
MAX.
UNITS
CONDITIONS
0.8
Volts
Volts
0.4
Volts
Volts
IOUT= –3.2mA
IOUT= 1.0mA
±15
±15
±100
Volts
Volts
mA
Ω
per Figure 1
per Figure 2
per Figure 4
per Figure 5
VCC = +5V for AC parameters
1.5
30
µs
V/µs
per Figure 6; +3V to -3V
per Figure 3
5
5
µs
µs
kbps
7
+2.0
3.0
kΩ
Volts
Volts
Volts
LOGIC INPUTS
VIL
VIH
2.0
LOGIC OUTPUTS
VOL
VOH
2.4
V.28 DRIVER
DC Parameters
Outputs
Open Circuit Voltage
Loaded Voltage
Short-Circuit Current
Power-Off Impedance
AC Parameters
Outputs
Transition Time
Instantaneous Slew Rate
Propagation Delay
tPHL
tPLH
Max.Transmission Rate
±5.0
300
0.5
0.5
120
1
1
230
V.28 RECEIVER
DC Parameters
Inputs
Input Impedance
Open-Circuit Bias
HIGH Threshold
LOW Threshold
AC Parameters
Propagation Delay
tPHL
tPLH
Rev: A Date: 1/27/04
3
0.8
1.7
1.2
per Figure 7
per Figure 8
VCC = +5V for AC parameters
50
50
100
100
500
500
ns
ns
SP506 Multi–Mode Serial Transceiver
2
© Copyright 2004 Sipex Corporation
SPECIFICATIONS
TA = +25°C and VCC = +4.75V to +5.25V unless otherwise noted.
MIN.
TYP.
MAX.
UNITS
CONDITIONS
V.28 RECEIVER (continued)
AC Parameters (cont.)
Max.Transmission Rate
120
230
kbps
V.10 DRIVER
DC Parameters
Outputs
Open Circuit Voltage
Test-Terminated Voltage
Short-Circuit Current
Power-Off Current
AC Parameters
Outputs
Transition Time
Propagation Delay
tPHL
tPLH
Max.Transmission Rate
±4.0
0.9VOC
50
50
120
±6.0
100
100
±150
±100
Volts
Volts
mA
µA
200
ns
500
500
ns
ns
kbps
+3.25
mA
kΩ
Volts
per Figure 9
per Figure 10
per Figure 11
per Figure 12
VCC = +5V for AC parameters
per Figure 13; 10% to 90%
V.10 RECEIVER
DC Parameters
Inputs
Input Current
Input Impedance
Sensitivity
AC Parameters
Propagation Delay
tPHL
tPLH
Max.Transmission Rate
–3.25
4
±0.3
per Figures 14 and 15
VCC = +5V for AC parameters
50
50
120
120
120
250
250
ns
ns
kbps
±5.0
0.67VOC
±0.4
+3.0
±150
±100
Volts
Volts
Volts
Volts
Volts
mA
µA
20
ns
85
85
20
ns
ns
ns
Mbps
+7
±0.3
Volts
Volts
V.11 DRIVER
DC Parameters
Outputs
Open Circuit Voltage
Test Terminated Voltage
Balance
Offset
Short-Circuit Current
Power-Off Current
AC Parameters
Outputs
Transition Time
Propagation Delay
tPHL
tPLH
Differential Skew
Max.Transmission Rate
±2.0
0.5VOC
50
50
65
65
10
20
per Figure 16
per Figure 17
per Figure 17
per Figure 17
per Figure 18
per Figure 19
VCC = +5V for AC parameters
per Figures 21 and 36; 10% to 90%
per Figures 33 and 36, CL = 50pF
per Figures 33 and 36, CL = 50pF
per Figures 33 and 36, CL = 50pF
per Figure 33, CL = 50pF
fIN = 10MHz
V.11 RECEIVER
DC Parameters
Inputs
Common Mode Range
Sensitivity
Rev: A Date: 1/27/04
–7
SP506 Multi–Mode Serial Transceiver
3
© Copyright 2004 Sipex Corporation
SPECIFICATIONS
TA = +25°C and VCC = +4.75V to +5.25V unless otherwise noted.
MIN.
TYP.
MAX.
UNITS
±3.25
±60.75
mA
mA
kΩ
CONDITIONS
V.11 RECEIVER (continued)
DC Parameters (cont.)
Input Current
Current w/ 100 Termination
Input Impedance
AC Parameters
Propagation Delay
tPHL
tPLH
Differential Skew
Max.Transmission Rate
–3.25
4
per Figure 20 and 22
per Figure 23 and 24
VCC = +5V for AC parameters
30
30
65
65
10
85
85
ns
ns
ns
Mbps
per Figures 33 and 38; CL = 50pF
per Figures 33 and 38; CL = 50pF
per Figure 33; CL = 50pF
per Figure 33; CL = 50pF
fIN = 10MHz
±1.20
±0.66
±0.6
150
165
Volts
Volts
Volts
Ω
Ω
per Figure 16
per Figure 25
per Figure 25
per Figure 27; ZS = V2/V1 x 50Ω
per Figure 28
VCC = +5V for AC parameters
30
40
ns
70
70
7
90
90
10
ns
ns
ns
Mbps
20
V.35 DRIVER
DC Parameters
Outputs
Open Circuit Voltage
Test Terminated Voltage
Offset
Source Impedance
Short-Circuit Impedance
AC Parameters
Outputs
Transition Time
Propagation Delay
tPHL
tPLH
Differential Skew
Max.Transmission Rate
±0.44
50
135
50
50
20
per Figure 29; 10% to 90%
per Figures 33 and 36; CL = 20pF
per Figures 33 and 36; CL = 20pF
per Figures 33 and 36; CL = 20pF
per Figure 33; CL = 20pF
fIN = 10MHz
V.35 RECEIVER
DC Parameters
Inputs
Sensitivity
Source Impedance
Short-Circuit Impedance
AC Parameters
Propagation Delay
tPHL
tPLH
Differential Skew
Max.Transmission Rate
±80
90
135
30
30
110
165
75
75
10
90
90
20
mV
Ω
Ω
ns
ns
ns
Mbps
per Figure 30; ZS = V2/V1 x 50Ω
per Figure 31
VCC = +5V for AC parameters
per Figures 33 and 38; CL = 20pF
per Figures 33 and 38; CL = 20pF
per Figure 33; CL = 20pF
per Figure 33; CL = 20pF
fIN = 10MHz
TRANSCEIVER LEAKAGE CURRENTS
Driver Output 3-State Current
Rcvr Output 3-State Current
Rev: A Date: 1/27/04
500
1
10
µA
µA
SP506 Multi–Mode Serial Transceiver
4
per Figure 32; Drivers disabled
DECX = 0000, 0.4V V O 2.4V
© Copyright 2004 Sipex Corporation
OTHER AC CHARACTERISTICS
TA = +25°C and VCC = +5.0V unless otherwise noted.
PARAMETER
MIN.
TYP.
MAX.
UNITS
CONDITIONS
DRIVER DELAY TIME BETWEEN ACTIVE MODE AND TRI-STATE MODE
RS-232/V.28
tPZL; Tri-state to Output LOW
0.70
5.0
µs
tPZH; Tri-state to Output HIGH
0.40
2.0
µs
tPLZ; Output LOW to Tri-state
0.20
2.0
µs
tPHZ; Output HIGH to Tri-state
0.40
2.0
µs
RS-423/V.10
tPZL; Tri-state to Output LOW
0.15
2.0
µs
tPZH; Tri-state to Output HIGH
0.20
2.0
µs
tPLZ; Output LOW to Tri-state
0.20
2.0
µs
tPHZ; Output HIGH to Tri-state
0.15
2.0
µs
RS-422/V.11
tPZL; Tri-state to Output LOW
2.80
10.0
µs
tPZH; Tri-state to Output HIGH
0.10
2.0
µs
tPLZ; Output LOW to Tri-state
0.10
2.0
µs
tPHZ; Output HIGH to Tri-state
0.10
2.0
µs
V.35
tPZL; Tri-state to Output LOW
2.60
10.0
µs
tPZH; Tri-state to Output HIGH
0.10
2.0
µs
tPLZ; Output LOW to Tri-state
0.10
2.0
µs
tPHZ; Output HIGH to Tri-state
0.15
2.0
µs
CL = 100pF, Fig. 34 & 40; S1
closed
CL = 100pF, Fig. 34 & 40; S2
closed
CL = 100pF, Fig. 34 & 40; S1
closed
CL = 100pF, Fig. 34 & 40; S2
closed
CL = 100pF, Fig. 34 & 40; S1
closed
CL = 100pF, Fig. 34 & 40; S2
closed
CL = 100pF, Fig. 34 & 40; S1
closed
CL = 100pF, Fig. 34 & 40; S2
closed
CL = 100pF, Fig. 34 & 37; S1
closed
CL = 100pF, Fig. 34 & 37; S2
closed
CL = 15pF, Fig. 34 & 37; S1
closed
CL = 15pF, Fig. 34 & 37; S2
closed
CL = 100pF, Fig. 34 & 37; S1
closed
CL = 100pF, Fig. 34 & 37; S2
closed
CL = 15pF, Fig. 34 & 37; S1
closed
CL = 15pF, Fig. 34 & 37; S2
closed
RECEIVER DELAY TIME BETWEEN ACTIVE MODE AND TRI-STATE MODE
RS-232/V.28
tPZL; Tri-state to Output LOW
0.12
2.0
µs
CL = 100pF, Fig. 35 & 38; S1
closed
tPZH; Tri-state to Output HIGH
0.10
2.0
µs
CL = 100pF, Fig. 35 & 38; S2
closed
tPLZ; Output LOW to Tri-state
0.10
2.0
µs
CL = 100pF, Fig. 35 & 38; S1
closed
tPHZ; Output HIGH to Tri-state
0.10
2.0
µs
CL = 100pF, Fig. 35 & 38; S2
closed
RS-423/V.10
tPZL; Tri-state to Output LOW
0.10
2.0
µs
CL = 100pF, Fig. 35 & 38; S1
closed
tPZH; Tri-state to Output HIGH
0.10
2.0
µs
CL = 100pF, Fig. 35 & 38; S2
closed
tPLZ; Output LOW to Tri-state
0.10
2.0
µs
CL = 100pF, Fig. 35 & 38; S1
closed
tPHZ; Output HIGH to Tri-state
0.10
2.0
µs
CL = 100pF, Fig. 35 & 38; S2
closed
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
5
© Copyright 2004 Sipex Corporation
OTHER AC CHARACTERISTICS (Continued)
TA = +25°C and VCC = +5.0V unless otherwise noted.
PARAMETER
RS-422/V.11
tPZL; Tri-state to Output LOW
MIN.
TYP.
MAX.
UNITS
0.10
2.0
µs
tPZH; Tri-state to Output HIGH
0.10
2.0
µs
tPLZ; Output LOW to Tri-state
0.10
2.0
µs
tPHZ; Output HIGH to Tri-state
0.10
2.0
µs
V.35
tPZL; Tri-state to Output LOW
0.10
2.0
µs
tPZH; Tri-state to Output HIGH
0.10
2.0
µs
tPLZ; Output LOW to Tri-state
0.10
2.0
µs
tPHZ; Output HIGH to Tri-state
0.10
2.0
µs
TRANSCEIVER TO TRANSCEIVER SKEW
V.28 Driver
100
CONDITIONS
CL = 100pF, Fig. 35 & 39; S1
closed
CL = 100pF, Fig. 35 & 39; S2
closed
CL = 15pF, Fig. 35 & 39; S1
closed
CL = 15pF, Fig. 35 & 39; S2
closed
CL = 100pF, Fig. 35 & 39; S1
closed
CL = 100pF, Fig. 35 & 39; S2
closed
CL = 15pF, Fig. 35 & 39; S1
closed
CL = 15pF, Fig. 35 & 39; S2
closed
(per Figures 33, 36, 38)
ns
[ (tphl )Tx1 – (tphl )Tx6,7 ]
100
ns
[ (tplh )Tx1 – (tplh )Tx6,7 ]
V.28 Receiver
20
20
ns
ns
[ (tphl )Rx1 – (tphl )Rx2,7 ]
[ (tplh )Rx1 – (tphl )Rx2,7 ]
V.11 Driver
2
ns
[ (tphl )Tx1 – (tphl )Tx6,7 ]
V.11 Receiver
2
3
ns
ns
[ (tplh )Tx1 – (tplh )Tx6,7 ]
[ (tphl )Rx1 – (tphl )Rx2,7 ]
3
ns
[ (tplh )Rx1 – (tphl )Rx2,7 ]
V.10 Driver
5
5
ns
ns
[ (tphl )Tx2 – (tphl )Tx3,4,5 ]
[ (tplh )Tx2 – (tplh )Tx3,4,5 ]
V.10 Receiver
5
ns
[ (tphl )Rx2 – (tphl )Rx3,4,5 ]
V.35 Driver
5
4
ns
ns
[ (tplh )Rx2 – (tphl )Rx3,4,5 ]
[ (tphl )Tx1 – (tphl )Tx6,7 ]
V.35 Receiver
4
ns
[ (tplh )Tx1 – (tplh )Tx6,7 ]
6
6
ns
ns
[ (tphl )Rx1 – (tphl )Rx2,7 ]
[ (tplh )Rx1 – (tphl )Rx2,7 ]
POWER REQUIREMENTS
PARAMETER
VCC
ICC
(No Mode Selected)
(V.28/RS-232)
(V.11/X.21)
(EIA-530 & RS-449)
(V.35)
Rev: A Date: 1/27/04
MIN.
TYP.
MAX.
UNITS
4.75
5.00
5.25
Volts
30
65
175
250
100
mA
mA
mA
mA
mA
SP506 Multi–Mode Serial Transceiver
6
CONDITIONS
All ICC values are with VCC = +5V
fIN = 120kbps; Drivers active & loaded.
fIN = 10Mbps; Drivers active & loaded.
fIN = 10Mbps; Drivers active & loaded.
V.35 @ fIN = 10Mbps, V.28 @ 20kbps;
Drivers active & loaded.
© Copyright 2004 Sipex Corporation
TEST CIRCUITS
A
A
VOC
VT
3kΩ
C
C
Figure 1. V.28 Driver Output Open Circuit Voltage
Figure 2. V.28 Driver Output Loaded Voltage
A
A
VT
7kΩ
Isc
Oscilloscope
C
C
Scope used for slew rate
measurement.
Figure 3. V.28 Driver Output Slew Rate
Figure 4. V.28 Driver Output Short-Circuit Current
VCC = 0V
A
A
Ix
3kΩ
2500pF
Oscilloscope
±2V
C
C
Figure 6. V.28 Driver Output Rise/Fall Times
Figure 5. V.28 Driver Output Power-Off Impedance
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
7
© Copyright 2004 Sipex Corporation
A
A
Iia
±15V
Voc
C
C
Figure 7. V.28 Receiver Input Impedance
Figure 8. V.28 Receiver Input Open Circuit Bias
A
A
3.9kΩ
VOC
Vt
450Ω
C
C
Figure 9. V.10 Driver Output Open-Circuit Voltage
Figure 10. V.10 Driver Output Test Terminated Voltage
VCC = 0V
A
A
Ix
±0.25V
Isc
C
C
Figure 11. V.10 Driver Output Short-Circuit Current
Rev: A Date: 1/27/04
Figure 12. V.10 Driver Output Power-Off Current
SP506 Multi–Mode Serial Transceiver
8
© Copyright 2004 Sipex Corporation
A
A
Iia
±10V
Oscilloscope
450Ω
C
C
Figure 13. V.10 Driver Output Transition Time
Figure 14. V.10 Receiver Input Current
V.10 RECEIVER
A
+3.25mA
VOCA
3.9kΩ
–10V
VOC
VOCB
–3V
B
+3V
+10V
Maximum Input Current
versus Voltage
C
–3.25mA
Figure 15. V.10 Receiver Input IV Graph
Figure 16. V.11 and V.35 Driver Output Open-Circuit
Voltage
A
Isa
A
50Ω
VT
50Ω
Isb
B
B
VOS
C
C
Figure 17. V.11 Driver Output Test Terminated Voltage
Rev: A Date: 1/27/04
Figure 18. V.11 Driver Output Short-Circuit Current
SP506 Multi–Mode Serial Transceiver
9
© Copyright 2004 Sipex Corporation
VCC = 0V
A
Iia
A
Ixa
±10V
±0.25V
B
B
C
C
VCC = 0V
A
A
±0.25V
±10V
Ixb
Iib
B
B
C
C
Figure 20. V.11 Receiver Input Current
Figure 19. V.11 Driver Output Power-Off Current
V.11 RECEIVER
+3.25mA
A
50Ω
Oscilloscope
50Ω
B
–10V
50Ω
–3V
VE
+3V
C
+10V
Maximum Input Current
versus Voltage
–3.25mA
Figure 21. V.11 Driver Output Rise/Fall Time
Rev: A Date: 1/27/04
Figure 22. V.11 Receiver Input IV Graph
SP506 Multi–Mode Serial Transceiver
10
© Copyright 2004 Sipex Corporation
V.11 RECEIVER
w/ Optional Cable Termination
(100Ω to 150Ω)
i [mA] = V [V] / 0.1
A
Iia
i [mA] = (V [V] – 3) / 4.0
±6V
100Ω to
150Ω
–6V
–3V
+3V
B
+6V
i [mA] = (V [V] – 3) / 4.0
C
Maximum Input Current
versus Voltage
i [mA] = V [V] / 0.1
Figure 24. V.11 Receiver Input Graph w/ Termination
A
A
±6V
50Ω
100Ω to
150Ω
VT
50Ω
Iib
B
VOS
B
C
C
Figure 23. V.11 Receiver Input Current w/ Termination
Figure 25. V.35 Driver Output Test Terminated Voltage
V1
A
A
50Ω
24kHz, 550mVp-p
Sine Wave
50Ω
V2
VT
50Ω
B
VOS
B
C
C
Figure 26. V.35 Driver Output Offset Voltage
Rev: A Date: 1/27/04
Figure 27. V.35 Driver Output Source Impedance
SP506 Multi–Mode Serial Transceiver
11
© Copyright 2004 Sipex Corporation
A
A
50Ω
Oscilloscope
50Ω
ISC
B
B
50Ω
±2V
C
C
Figure 28. V.35 Driver Output Short-Circuit Impedance
Figure 29. V.35 Driver Output Rise/Fall Time
A
V1
A
50Ω
24kHz, 550mVp-p
Sine Wave
V2
Isc
B
B
±2V
C
C
Figure 30. V.35 Receiver Input Source Impedance
Figure 31. V.35 Receiver Input Short-Circuit Impedance
Any one of the three conditions for disabling the driver.
0
VCC = 0V
0
0
0
DEC3 DEC2 DEC1 DEC0
CL1
A
VCC
IZSC
±15V
TIN
A
A
B
B
ROUT
CL2
15pF
fIN (50% Duty Cycle, 2.5VP-P)
Logic “1”
B
Figure 33. Driver/Receiver Timing Test Circuit
Figure 32. Driver Output Leakage Current Test
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
12
© Copyright 2004 Sipex Corporation
Output
Under
Test
VCC
S1
500Ω
VCC
S1
CRL
CL
1KΩ
Test Point
Receiver
Output
1KΩ
S2
S2
Figure 35. Receiver Timing Test Load Circuit
Figure 34. Driver Timing Test Load Circuit
f > 10MHz; tR < 10ns; tF < 10ns
DRIVER
INPUT
DRIVER
OUTPUT
+3V
1.5V
1.5V
0V
A
tPLH
tPHL
VO 1/2VO
1/2VO
B
tDPLH
DIFFERENTIAL VO+
OUTPUT 0V
VA – VB VO–
tDPHL
tR
tF
tSKEW = | tDPLH - tDPHL |
Figure 36. Driver Propagation Delays
+3V
DECx or Tx_Enable
1.5V
0V
1.5V
tZL
tLZ
5V
2.3V
A, B
VOL
VOH
A, B
2.3V
0V
Output normally LOW
0.5V
Output normally HIGH
0.5V
tZH
tHZ
Figure 37. Driver Enable and Disable Times
f > 10MHz; tR < 10ns; tF < 10ns
V0D2+
0V
A–B
0V
INPUT
V0D2–
OUTPUT
VOH
(VOH - VOL)/2
(VOH - VOL)/2
RECEIVER OUT
VOL
tPLH
tPHL
tSKEW = | tPHL - tPLH |
Figure 38. Receiver Propagation Delays
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
13
© Copyright 2004 Sipex Corporation
+3V
1.5V
DECx or RCVR Enable
0V
1.5V
tZL
tLZ
5V
1.5V
RECEIVER OUT
VIL
Output normally LOW
0.5V
Output normally HIGH
0.5V
VIH
RECEIVER OUT
1.5V
0V
tZH
tHZ
Figure 39. Receiver Enable and Disable Times
+3V
1.5V
1.5V
DECx or Tx_Enable
0V
tLZ
tZL
0V
TOUT
VOL
Output LOW
0.5V
0.5V
+3V
1.5V
1.5V
DECx or Tx_Enable
0V
tZH
VOH
TOUT
0V
tHZ
Output HIGH
0.5V
0.5V
Figure 40. V.28 (RS-232) and V.10 (RS-423) Driver Enable and Disable Times
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
14
© Copyright 2004 Sipex Corporation
Figure 41. Typical V.28 Driver Output Waveform
Figure 42. Typical V.10 Driver Output Waveform
Figure 43. Typical V.11 Driver Output Waveforms
Figure 44. Typical V.35 Driver Output Waveforms
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
15
© Copyright 2004 Sipex Corporation
Pin 61 — SD(a) — Analog Out — Send data,
inverted; sourced from TxD.
Pin 63 — TT(a) — Analog Out — Terminal
Timing, inverted; sourced from TxC
61 SD(a)
62 VCC
63 TT(a)
64 GND
65 TT(b)
66 CS(a)
67 CS(b)
68 DM(a)
69 DM(b)
70 RD(a)
71 RD(b)
72 GND
73 VCC
74 VCC
75 GND
76 SCT(a)
77 SCT(b)
78 DSR
79 SCT
80 CTS
PINOUT
RxD 1
Pin 65 — TT(b) — Analog Out — Terminal
Timing, non–inverted; sourced from TxC.
60 GND
SDEN 2
59 SD(b)
TREN 3
58 TR(a)
RSEN 4
57 GND
LLEN 5
56 TR(b)
TTEN 6
55 VCC
SCTEN 7
54 RS(a)
LATCH 8
53 GND
DEC3 9
52 RS(b)
DEC2 10
Pin 70 — RD(a) — Receive Data, analog input;
inverted; source for RxD.
Pin 71 — RD(b) — Receive Data; analog input;
non-inverted; source for RxD.
51 LL(a)
SP506
DEC1 11
DEC0 12
DTR 13
50 GND
49 LL(b)
48 VCC
Pin 76 — SCT(a) — Serial Clock Transmit;
analog input, inverted; source for SCT.
Pin 77 — SCT(b) — Serial Clock Transmit:
analog input, non–inverted; source for SCT
IC(b) 40
IC(a) 39
RT(b) 38
RT(a) 37
RR(b) 36
RR(a) 35
GND 34
2
VCC 33
41 VCC
VSS 32
42 ST(a)
RxC 20
GND 29
C1– 30
C – 31
43 GND
DCD 19
VDD 27
C2+ 28
RLEN 18
VCC 25
C1+ 26
44 ST(b)
LL 24
45 RL(b)
RL 17
RI 21
46 GND
RTS 16
ST 22
47 RL(a)
TxC 15
STEN 23
TxD 14
Pin 79 — SCT — Serial Clock Transmit; TTL
output; sources from SCT(a) and SCT(b) inputs.
CONTROL LINE GROUP
Pin 13 — DTR — Data Terminal Ready; TTL
input; source for TR(a) and TR(b) outputs.
PIN ASSIGNMENTS
CLOCK AND DATA GROUP
Pin 1 — RxD — Receive Data; TTL output,
sourced from RD(a) and RD(b) inputs.
Pin 16 — RTS — Ready To Send; TTL input;
source for RS(a) and RS(b) outputs.
Pin 14 — TxD — TTL input ; transmit data
source for SD(a) and SD(b) outputs.
Pin 17 — RL — Remote Loopback; TTL input;
source for RL(a) and RL(b) outputs.
Pin 15 — TxC — Transmit Clock; TTL input for
TT driver outputs.
Pin 19 — DCD— Data Carrier Detect; TTL
output; sourced from RR(a) and RR(b) inputs.
Pin 20 — RxC — Receive Clock; TTL output
sourced from RT(a) and RT(b) inputs.
Pin 21 — RI — Ring In; TTL output; sourced
from IC(a) and IC(b) inputs.
Pin 22 — ST — Send Timing; TTL input; source
for ST(a) and ST(b) outputs.
Pin 24 — LL — Local Loopback; TTL input;
source for LL(a) and LL(b) outputs.
Pin 37 — RT(a) — Receive Timing; analog
input, inverted; source for RxC.
Pin 35 — RR(a)— Receiver Ready; analog
input, inverted; source for DCD.
Pin 38 — RT(b) — Receive Timing; analog
input, non-inverted; source for RxC.
Pin 36 — RR(b)— Receiver Ready; analog
input, non-inverted; source for DCD.
Pin 42 — ST(a) — Send Timing; analog output,
inverted; sourced from ST.
Pin 39 — IC(a)— Incoming Call; analog input,
inverted; source for RI.
Pin 44 — ST(b) — Send Timing; analog output,
non-inverted; sourced from ST.
Pin 40 — IC(b)— Incoming Call; analog
input,non-inverted; source for RI.
Pin 59 — SD(b) — Analog Out — Send data,
non-inverted; sourced from TxD.
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
16
© Copyright 2004 Sipex Corporation
Pin 45 — RL(b) — Remote Loopback; analog
output, non-inverted; sourced from RL.
Pin 7 — SCTEN — Enables SCT receiver;
active high; TTL input.
Pin 47 — RL(a) — Remote Loopback; analog
output inverted; sourced from RL.
Pin 8 — LATCH — Latch control for decoder
bits (pins 9-12), active low. Logic high input
will make decoder transparent.
Pin 49— LL(b) — Local Loopback; analog
output, non-inverted; sourced from LL.
Pins 12–9 — DEC0 – DEC3 — Transmitter and
receiver decode register; configures transmitter
and receiver modes; TTL inputs.
Pin 51 — LL(a) — Local Loopback; analog
output, inverted; sourced from LL.
Pin 18 — RLEN — Enables RL driver; active
low; TTL input.
Pin 52 — RS(b) — Ready To Send; analog
output, non-inverted; sourced from RTS.
Pin 23 — STEN — Enables ST driver; active
low; TTL input.
Pin 54 — RS(a) — Ready To Send; analog
output, inverted; sourced from RTS.
Pin 56 — TR(b) — Terminal Ready; analog
output, non-inverted; sourced from DTR.
POWER SUPPLIES
Pins 25, 33, 41, 48, 55, 62, 73, 74 — VCC — +5V
input.
Pin 58 — TR(a) — Terminal Ready; analog
output, inverted; sourced from DTR.
Pins 29, 34, 43, 46, 50, 53, 57, 60, 64, 72, 75 —
GND — Ground.
Pin 66 — CS(a)— Clear To Send; analog input,
inverted; source for CTS.
Pin 27 — VDD +10V Charge Pump Capacitor —
Connects from VDD to VCC. Suggested capacitor size is 22µF, 16V.
Pin 67 — CS(b)— Clear To Send; analog input,
non-inverted; source for CTS.
Pin 68 — DM(a)— Data Mode; analog input,
inverted; source for DSR.
Pin 32 — VSS –10V Charge Pump Capacitor —
Connects from ground to VSS. Suggested capacitor size is 22µF, 16V.
Pin 69 — DM(b)— Data Mode; analog input,
non-inverted; source for DSR
Pins 26 and 30 — C1+ and C1– — Charge Pump
Capacitor — Connects from C1+ to C1–.
Suggested capacitor size is 22µF, 16V.
Pin 78 — DSR— Data Set Ready; TTL output;
sourced from DM(a), DM(b) inputs.
Pins 28 and 31 — C2+ and C2– — Charge Pump
Capacitor — Connects from C2+ to C2–.
Suggested capacitor size is 22µF, 16V.
Pin 80 — CTS— Clear To Send; TTL output;
sourced from CS(a) and CS(b) inputs.
CONTROL REGISTERS
Pins 2 — SDEN — Enables TxD driver, active
low; TTL input.
Pins 3 — TREN — Enables DTR driver, active
low; TTL input.
Pins 4 — RSEN — Enables RTS driver, active
low; TTL input.
Pins 5 — LLEN — Enables LL driver, active
low; TTL input.
Pin 6 — TTEN — Enables TT driver, active
low; TTL input.
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
17
© Copyright 2004 Sipex Corporation
SP506 Driver Mode Selection
RS422
Pin Label
Mode:
RS232
V.35
RS422
RS449
EIA530
EIA-530A
DEC3 – DEC0
0000
0010
1110
0100
0101
1100
1101
1111
0110
SD(a)
tri-state
V.28
V.35–
V.11–
V.11–
V.11–
V.11–
V.11–
V.11–
SD(b)
tri-state
tri-state
V.35+
V.11+
V.11+
V.11+
V.11+
V.11+
V.11+
TR(a)
tri-state
V.28
V.28
V.11–
V.11–
V.11–
V.11–
V.10
V.10
TR(b)
tri-state
tri-state
tri-state
V.11+
V.11+
V.11+
V.11+
tri-state
tri-state
w/ Term.
V.36
RS(a)
tri-state
V.28
V.28
V.11–
V.11–
V.11–
V.11–
V.11–
V.10
RS(b)
tri-state
tri-state
tri-state
V.11+
V.11+
V.11+
V.11+
V.11+
tri-state
RL(a)
tri-state
V.28
V.28
V.11–
V.11–
V.10
V.11–
V.11–
V.10
RL(b)
tri-state
tri-state
tri-state
V.11+
V.11+
V.11+
V.11+
tri-state
tri-state
LL(a)
tri-state
V.28
V.28
V.11–
V.11–
V.10
V.10
V.10
V.10
LL(b)
tri-state
tri-state
tri-state
V.11+
V.11+
tri-state
tri-state
tri-state
tri-state
ST(a)
tri-state
V.28
V.35–
V.11–
V.11–
V.11–
V.11–
V.11–
V.11–
ST(b)
tri-state
tri-state
V.35+
V.11+
V.11+
V.11+
V.11+
V.11+
V.11+
TT(a)
tri-state
V.28
V.35–
V.11–
V.11–
V.11–
V.11–
V.11–
V.11–
TT(b)
tri-state
tri-state
V.35+
V.11+
V.11+
V.11+
V.11+
V.11+
V.11+
Table 1. SP506 Driver Decoder Table
>10kΩ to GND
V.28
V.35–
V.11–
RD(b)
>10kΩ to GND >10kΩ to GND
V.35+
V.11+
RT(a)
>10kΩ to GND
V.35–
V.11–
RT(b)
>10kΩ to GND >10kΩ to GND
V.35+
V.11+
CS(a)
>10kΩ to GND
CS(b)
w/ Term.
120Ω
120Ω
0100
RS422
RS449
EIA530
EIA-530A
V.36
0101
1100
1101
1111
0110
V.11–
V.11–
V.11+
V.11+
V.11–
V.11–
V.11+
V.11+
V.11–
V.11+
V.11–
V.11+
V.11–
V.11–
V.11+
V.11+
V.11–
V.11+
V.11–
V.11+
120Ω
RD(a)
V.28
RS422
120Ω
1110
120Ω
0010
120Ω
0000
120Ω
V.35
DEC3 – DEC0
120Ω
RS232
120Ω
Mode:
120Ω
SP506 Receiver Mode Selection
Pin Label
V.11–
V.11–
V.11–
>10kΩ to GND >10kΩ to GND >10kΩ to GND
V.11+
V.11+
V.11+
V.11+
V.11+
>10kΩ to GND
DM(a)
>10kΩ to GND
V.11–
V.11–
V.11–
V.11–
V.10
V.10
DM(b)
>10kΩ to GND >10kΩ to GND >10kΩ to GND
V.11+
V.11+
V.11+
V.11+
RR(a)
>10kΩ to GND
V.11–
V.11–
V.11–
V.11–
V.11–
V.10
RR(b)
>10kΩ to GND >10kΩ to GND >10kΩ to GND
V.11+
V.11+
V.11+
V.11+
V.11+
>10kΩ to GND
IC(a)
>10kΩ to GND
V.28
V.11–
V.11–
V.10
V.10
V.10
V.10
IC(b)
>10kΩ to GND >10kΩ to GND
>10kΩ to GND
V.11+
V.11+
>10kΩ to GND
>10kΩ to GND
>10kΩ to GND
>10kΩ to GND
V.28
SCT(a)
>10kΩ to GND
SCT(b)
>10kΩ to GND >12kΩ to GND
V.28
V.35–
V.11–
V.35+
V.11+
V.11–
V.11–
V.11+
V.11+
V.11–
V.11+
V.11–
V.11+
V.11–
V.11+
120Ω
V.28
120Ω
V.28
V.10
>10kΩ to GND >10kΩ to GND
120Ω
V.28
V.28
120Ω
V.11–
V.28
120Ω
V.11–
V.28
Table 2. SP506 Receiver Decoder Table
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
18
© Copyright 2004 Sipex Corporation
1N5819
22µF
(SEE PINOUT FOR VCC PINS)
22µF
22µF
+5V
27
25
10µF
VCC
26
VDD C1+
31
30 28
C1- C2+
Charge Pump
C2VSS
22µF
32
B
A
14 TxD
RD(a) 70
61 SD(a)
RxD 1
59 SD(b)
RD(b) 71
RT(a) 37
2 SDEN
13 DTR
RxC 20
58 TR(a)
56 TR(b)
RT(b) 38
CS(a) 66
3 TREN
16 RTS
CTS 80
54 RS(a)
CS(b) 67
52 RS(b)
4
DM(a) 68
RSEN
17 RL
DSR 78
47 RL(a)
DM (b) 69
45 RL(b)
RR(a) 35
18 RLEN
24 LL
DCD 19
51 LL(a)
RR(b) 36
49 LL(b)
IC(a) 39
5
RI 21
LLEN
22 ST
IC(b) 40
42 ST(a)
SCT(a) 76
44 ST(b)
23 STEN
SCT 79
15 TxC
SCTEN 7
SCT(b) 77
63 TT(a)
65 TT(b)
RS-422 Mode
Input Word
1
0
11
12
8
X
10
TTEN
MODE
0
6
9
DECODER LATCH
1
SP506
A — Receiver Tri-State circuitry,
V.11, & V.35 termination
resistor circuitry (RxD,
RxC & SCT).
LATCH
B — Driver Tri-State circuitry &
V.35 termination circuitry
(TxD, TxC & ST).
(SEE PINOUT ASSIGNMENTS FOR GROUND PINS)
Figure 45. SP506 Typical Operating Circuit
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
19
© Copyright 2004 Sipex Corporation
PACKAGE: 80 PIN MQFP
D
D1
D2
0.30" RAD. TYP.
PIN 1
c
0.20" RAD. TYP.
E1
E
E2
CL
5°-16°
0° MIN.
0°–7°
5°-16°
CL
L
L1
A2
A
b
A1
e
DIMENSIONS
Minimum/Maximum
(mm)
SYMBOL
80–PIN MQFP
JEDEC MS-22
(BEC) Variation
MIN
NOM
COMMON DIMENTIONS
MAX
A
Seating
Plane
SYMBL MIN
2.45
A1
0.00
A2
1.80
b
0.22
2.00
c
0.11
0.25
L
0.73
2.20
L1
NOM
MAX
23.00
0.88
1.03
1.60 BASIC
0.40
D
17.20 BSC
D1
14.00 BSC
D2
12.35 REF
E
17.20 BSC
E1
14.00 BSC
E2
12.35 REF
e
0.65 BSC
N
80
80 PIN MQFP (MS-022 BC)
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
20
© Copyright 2004 Sipex Corporation
ORDERING INFORMATION
Model
Temperature Range
Package Types
SP506CF ........................................................................... 0°C to +70°C ...................................................... 80–pin JEDEC (BE-2 Outline) MQFP
Please consult the factory for pricing and availability on a Tape-On-Reel option.
REVISION HISTORY
DATE
REVISION
1/27/04
A
DESCRIPTION
Implemented tracking revision.
Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the
application or use of any product or circuit described hereing; neither does it convey any license under its patent rights nor the rights of others.
Rev: A Date: 1/27/04
SP506 Multi–Mode Serial Transceiver
21
© Copyright 2004 Sipex Corporation