ISSI IS62WV51216BLL

IS62WV51216ALL
IS62WV51216BLL
ISSI
®
512K x 16 LOW VOLTAGE,
ULTRA LOW POWER CMOS STATIC RAM
FEBRUARY 2005
FEATURES
DESCRIPTION
• High-speed access time: 45ns, 55ns
The ISSI IS62WV51216ALL/ IS62WV51216BLL are highspeed, 8M bit static RAMs organized as 512K words by 16
bits. It is fabricated using ISSI's high-performance CMOS
technology. This highly reliable process coupled with
innovative circuit design techniques, yields highperformance and low power consumption devices.
• CMOS low power operation
– 36 mW (typical) operating
– 12 µW (typical) CMOS standby
When CS1 is HIGH (deselected) or when CS2 is LOW
(deselected) or when CS1 is LOW, CS2 is HIGH and both
LB and UB are HIGH, the device assumes a standby mode
at which the power dissipation can be reduced down with
CMOS input levels.
• TTL compatible interface levels
• Single power supply
– 1.65V--2.2V VDD (62WV51216ALL)
– 2.5V--3.6V VDD (62WV51216BLL)
Easy memory expansion is provided by using Chip Enable
and Output Enable inputs. The active LOW Write Enable
(WE) controls both writing and reading of the memory. A
data byte allows Upper Byte (UB) and Lower Byte (LB)
access.
• Fully static operation: no clock or refresh
required
• Three state outputs
• Data control for upper and lower bytes
The IS62WV51216ALL and IS62WV51216BLL are packaged
in the JEDEC standard 48-pin mini BGA (7.2mm x 8.7mm)
and 44-Pin TSOP (TYPE II).
• Industrial temperature available
• Lead-free available
FUNCTIONAL BLOCK DIAGRAM
A0-A18
DECODER
512K x 16
MEMORY ARRAY
I/O
DATA
CIRCUIT
COLUMN I/O
VDD
GND
I/O0-I/O7
Lower Byte
I/O8-I/O15
Upper Byte
CS2
CS1
OE
WE
UB
LB
CONTROL
CIRCUIT
Copyright © 2005 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability
arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any
published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
1
ISSI
IS62WV51216ALL, IS62WV51216BLL
PIN CONFIGURATIONS
PIN DESCRIPTIONS
48-Pin mini BGA (7.2mm x 8.7mm)
1
2
3
4
5
6
A0-A18
Address Inputs
I/O0-I/O15
Data Inputs/Outputs
CS1, CS2
Chip Enable Input
OE
Output Enable Input
WE
Write Enable Input
A
LB
OE
A0
A1
A2
CS2
LB
Lower-byte Control (I/O0-I/O7)
B
I/O8
UB
A3
A4
CS1
I/O0
UB
Upper-byte Control (I/O8-I/O15)
C
I/O9
I/O10
A5
A6
I/O1
I/O2
NC
No Connection
D
GND
I/O11
A17
A7
I/O3
VDD`
VDD
Power
E
VDD
I/O12
GND
A16
I/O4
GND
GND
Ground
F
I/O14
I/O13
A14
A15
I/O5
I/O6
G
I/O15
NC
A12
A13
WE
I/O7
H
A18
A9
A10
A11
NC
A8
®
44-Pin TSOP (Type II)
A4
A3
A2
A1
A0
CS1
I/O0
I/O1
I/O2
I/O3
VDD
GND
I/O4
I/O5
I/O6
I/O7
WE
A16
A15
A14
A13
A12
2
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A5
A6
A7
OE
UB
LB
I/O15
I/O14
I/O13
I/O12
GND
VDD
I/O11
I/O10
I/O9
I/O8
A18
A8
A9
A10
A11
A17
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
TRUTH TABLE
I/O PIN
I/O0-I/O7
I/O8-I/O15
WE
CS1
CS2
OE
LB
UB
Not Selected
X
X
X
H
X
X
X
L
X
X
X
X
X
X
H
X
X
H
High-Z
High-Z
High-Z
High-Z
High-Z
High-Z
ISB1, ISB2
ISB1, ISB2
ISB1, ISB2
Output Disabled
H
H
L
L
H
H
H
H
L
X
X
L
High-Z
High-Z
High-Z
High-Z
ICC
I CC
Read
H
H
H
L
L
L
H
H
H
L
L
L
L
H
L
H
L
L
DOUT
High-Z
DOUT
High-Z
DOUT
DOUT
I CC
Write
L
L
L
L
L
L
H
H
H
X
X
X
L
H
L
H
L
L
DIN
High-Z
DIN
High-Z
DIN
DIN
I CC
Mode
VDD Current
OPERATING RANGE (VDD)
Range
Ambient Temperature IS62WV51216ALL (70ns) IS62WV51216BLL (55ns, 70ns)
Commercial
Industrial
0°C to +70°C
1.65V - 2.2V
2.5V - 3.6V
–40°C to +85°C
1.65V - 2.2V
2.5V - 3.6V
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
IS62WV51216BLL (45ns)
3.0 - 3.6V
3
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
ABSOLUTE MAXIMUM RATINGS(1)
Symbol
VTERM
TBIAS
VDD
TSTG
PT
Parameter
Terminal Voltage with Respect to GND
Temperature Under Bias
VDD Related to GND
Storage Temperature
Power Dissipation
Value
–0.2 to VDD+0.3
–40 to +85
–0.2 to +3.8
–65 to +150
1.0
Unit
V
°C
V
°C
W
Note:
1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the
device. This is a stress rating only and functional operation of the device at these or any other conditions above
those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect reliability.
DC ELECTRICAL CHARACTERISTICS (Over Operating Range)
Symbol
Parameter
Test Conditions
VDD
Min.
Max.
Unit
VOH
Output HIGH Voltage
IOH = -0.1 mA
IOH = -1 mA
1.65-2.2V
2.5-3.6V
1.4
2.2
—
—
V
V
VOL
Output LOW Voltage
IOL = 0.1 mA
IOL = 2.1 mA
1.65-2.2V
2.5-3.6V
—
—
0.2
0.4
V
V
VIH
Input HIGH Voltage
1.65-2.2V
2.5-3.6V
1.4
2.2
VDD + 0.2
VDD + 0.3
V
V
VIL(1)
Input LOW Voltage
1.65-2.2V
2.5-3.6V
–0.2
–0.2
0.4
0.6
V
V
ILI
Input Leakage
GND ≤ VIN ≤ VDD
–1
1
µA
ILO
Output Leakage
GND ≤ VOUT ≤ VDD, Outputs Disabled
–1
1
µA
Notes:
1. VIL (min.) = –1.0V for pulse width less than 10 ns.
4
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
CAPACITANCE(1)
Symbol
Parameter
CIN
Input Capacitance
COUT
Input/Output Capacitance
Conditions
Max.
Unit
VIN = 0V
8
pF
VOUT = 0V
10
pF
Note:
1. Tested initially and after any design or process changes that may affect these parameters.
AC TEST CONDITIONS
Parameter
Input Pulse Level
Input Rise and Fall Times
Input and Output Timing
and Reference Level
Output Load
62WV51216ALL
(Unit)
0.4V to VDD-0.2
5 ns
VREF
62WV51216BLL
(Unit)
0.4V to VDD-0.3V
5ns
VREF
See Figures 1 and 2
See Figures 1 and 2
62WV51216ALL
(1.65V - 2.2V)
62WV51216BLL
(2.5V - 3.6V)
R1(Ω)
3070
1029
R2(Ω)
3150
1728
VREF
0.9V
1.5V
VTM
1.8V
2.8V
AC TEST LOADS
R1
R1
VTM
VTM
OUTPUT
OUTPUT
30 pF
Including
jig and
scope
R2
Figure 1
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
5 pF
Including
jig and
scope
R2
Figure 2
5
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
IS62WV51216ALL, POWER SUPPLY CHARACTERISTICS(1) (Over Operating Range)
Symbol
ICC
ICC1
ISB1
Parameter
Test Conditions
VDD Dynamic Operating
Supply Current
Operating Supply
Current
VDD = Max.,
IOUT = 0 mA, f = fMAX
VDD = Max., CS1 = 0.2V
WE = VDD – 0.2V
CS2 = VDD – 0.2V, f = 1MHZ
VDD = Max.,
VIN = VIH or VIL
CS1 = VIH , CS2 = VIL,
f = 1 MHZ
TTL Standby Current
(TTL Inputs)
Unit
Com.
Ind.
Com.
Ind.
Max.
70
20
25
4
4
Com.
Ind.
0.3
0.3
mA
15
21
3
µA
mA
mA
OR
ULB Control
ISB2
CMOS Standby
Current (CMOS Inputs)
VDD = Max., VIN = VIH or VIL
CS1 = VIL, f = 0, UB = VIH, LB = VIH
VDD = Max.,
Com.
CS1 ≥ VDD – 0.2V,
Ind.
CS2 ≤ 0.2V,
typ.(1)
VIN ≥ VDD – 0.2V, or
VIN ≤ 0.2V, f = 0
OR
ULB Control
VDD = Max., CS1 = VIL, CS2=VIH
VIN ≥ VDD – 0.2V, or VIN ≤ 0.2V, f = 0;
UB / LB = VDD – 0.2V
Note:.
1. Typical values are measured at VDD = 1.8V, TA = 25oC and not 100% tested.
6
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
IS62WV51216BLL, POWER SUPPLY CHARACTERISTICS(1) (Over Operating Range)
Symbol
ICC
ICC1
ISB1
Parameter
Test Conditions
VDD Dynamic Operating
Supply Current
Operating Supply
Current
VDD = Max.,
IOUT = 0 mA, f = fMAX
VDD = Max., CS1 = 0.2V
WE = VDD – 0.2V
CS2 = VDD – 0.2V, f = 1MHZ
VDD = Max.,
VIN = VIH or VIL
CS1 = VIH , CS2 = VIL,
f = 1 MHZ
TTL Standby Current
(TTL Inputs)
Max.
55
30
35
5
5
Max.
70
25
30
5
5
Unit
Com.
Ind.
Com.
Ind.
Max.
45
35
40
5
5
Com.
Ind.
0.3
0.3
0.3
0.3
0.3
0.3
mA
20
25
4
20
25
4
20
25
4
µA
mA
mA
OR
ULB Control
ISB2
CMOS Standby
Current (CMOS Inputs)
VDD = Max., VIN = VIH or VIL
CS1 = VIL, f = 0, UB = VIH, LB = VIH
VDD = Max.,
Com.
CS1 ≥ VDD – 0.2V,
Ind.
CS2 ≤ 0.2V,
typ. (2)
VIN ≥ VDD – 0.2V, or
VIN ≤ 0.2V, f = 0
OR
ULB Control
VDD = Max., CS1 = VIL, CS2=VIH
VIN ≥ VDD – 0.2V, or VIN ≤ 0.2V, f = 0;
UB / LB = VDD – 0.2V
Note:
1. At f = fMAX, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.
2. Typical values are measured at VDD = 3.0V, TA = 25oC and not 100% tested.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
7
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
READ CYCLE SWITCHING CHARACTERISTICS(1) (Over Operating Range)
Symbol
Parameter
45 ns
Min.
Max.
55 ns
Min.
Max.
70 ns
Min.
Max.
Unit
tRC
Read Cycle Time
45
—
55
—
70
—
ns
tAA
Address Access Time
—
45
—
55
—
70
ns
tOHA
Output Hold Time
10
—
10
—
10
—
ns
tACS1/tACS2
CS1/CS2 Access Time
—
45
—
55
—
70
ns
tDOE
OE Access Time
—
20
—
25
—
35
ns
(2)
OE to High-Z Output
—
15
—
20
—
25
ns
(2)
tLZOE
OE to Low-Z Output
5
—
5
—
5
—
ns
tHZCS1/tHZCS2(2)
CS1/CS2 to High-Z Output
0
15
0
20
0
25
ns
tLZCS1/tLZCS2(2)
CS1/CS2 to Low-Z Output
10
—
10
—
10
—
ns
tBA
LB, UB Access Time
—
45
—
55
—
70
ns
tHZB
LB, UB to High-Z Output
0
15
0
20
0
25
ns
tLZB
LB, UB to Low-Z Output
0
—
0
—
0
—
ns
tHZOE
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4 to
VDD-0.2V/0.4V to VDD-0.3V and output loading specified in Figure 1.
2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
AC WAVEFORMS
READ CYCLE NO. 1(1,2) (Address Controlled) (CS1 = OE = VIL, CS2 = WE = VIH, UB or LB = VIL)
tRC
ADDRESS
tAA
tOHA
DQ0-D15
8
PREVIOUS DATA VALID
tOHA
DATA VALID
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
AC WAVEFORMS
READ CYCLE NO. 2(1,3) (CS1, CS2, OE, AND UB/LB Controlled)
tRC
ADDRESS
tAA
tOHA
OE
tDOE
CS1s
tHZOE
tLZOE
tACE1/tACE2
CS2s
tLZCE1/
tLZCE2
tHZCS1/
tHZCS1
LBs, UBs
tBA
tHZB
tLZB
DOUT
HIGH-Z
DATA VALID
Notes:
1. WE is HIGH for a Read Cycle.
2. The device is continuously selected. OE, CS1, UB, or LB = VIL. CS2=WE=VIH.
3. Address is valid prior to or coincident with CS1 LOW transition.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
9
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
WRITE CYCLE SWITCHING CHARACTERISTICS(1,2) (Over Operating Range)
Symbol
tWC
45ns
Min. Max.
Parameter
Write Cycle Time
tSCS1/tSCS2 CS1/CS2 to Write End
tAW
Address Setup Time to Write End
55 ns
Min. Max.
70 ns
Min. Max.
Unit
45
—
55
—
70
—
ns
35
—
45
—
60
—
ns
35
—
45
—
60
—
ns
tHA
tSA
Address Hold from Write End
0
—
0
—
0
—
ns
Address Setup Time
0
—
0
—
0
—
ns
tPWB
tPWE(4)
LB, UB Valid to End of Write
35
—
45
—
60
—
ns
WE Pulse Width
35
—
40
—
50
—
ns
tSD
tHD
Data Setup to Write End
20
—
25
—
30
—
ns
Data Hold from Write End
0
—
0
—
0
—
ns
tHZWE(3)
tLZWE(3)
WE LOW to High-Z Output
—
20
—
20
—
30
ns
WE HIGH to Low-Z Output
5
—
5
—
5
—
ns
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V/1.5V, input pulse levels of 0.4 to
VDD-0.2V/0.4V to VDD-0.3V and output loading specified in Figure 1.
2. The internal write time is defined by the overlap of CS1 LOW, CS2 HIGH and UB or LB, and WE LOW. All signals must be in valid states to initiate a Write, but
any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the
write.
3. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
4. tPWE > tHZWE + tSD when OE is LOW.
AC WAVEFORMS
WRITE CYCLE NO. 1(1,2) (CS1 Controlled, OE = HIGH or LOW)
tWC
ADDRESS
tHA
tSCS1
CS1
tSCS2
CS2
tAW
tPWE
WE
tPWB
LB, UB
tSA
DOUT
tHZWE
DATA UNDEFINED
tLZWE
HIGH-Z
tSD
DIN
tHD
DATA-IN VALID
Notes:
1. WRITE is an internally generated signal asserted during an overlap of the LOW states on the CS1 , CS2 and WE inputs and at
least one of the LB and UB inputs being in the LOW state.
2. WRITE = (CS1) [ (LB) = (UB) ] (WE).
10
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
WRITE CYCLE NO. 2 (WE Controlled: OE is HIGH During Write Cycle)
tWC
ADDRESS
OE
tHA
tSCS1
CS1
tSCS2
CS2
tAW
t PWE
WE
LB, UB
tSA
DOUT
tHZWE
tLZWE
HIGH-Z
DATA UNDEFINED
tSD
DIN
tHD
DATA-IN VALID
WRITE CYCLE NO. 3 (WE Controlled: OE is LOW During Write Cycle)
tWC
ADDRESS
OE
tHA
tSCS1
CS1
tSCS2
CS2
tAW
t PWE
WE
LB, UB
tSA
DOUT
DATA UNDEFINED
tHZWE
tLZWE
HIGH-Z
tSD
DIN
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
tHD
DATA-IN VALID
11
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
WRITE CYCLE NO. 4 (UB/LB Controlled)
t WC
ADDRESS
t WC
ADDRESS 1
ADDRESS 2
OE
t SA
CS1
LOW
CS2
HIGH
t HA
t SA
WE
UB, LB
t HA
t PBW
t PBW
WORD 1
WORD 2
t HZWE
DOUT
t LZWE
HIGH-Z
DATA UNDEFINED
t HD
t SD
DIN
DATAIN
VALID
t HD
t SD
DATAIN
VALID
UB_CSWR4.eps
12
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
DATA RETENTION SWITCHING CHARACTERISTICS
Symbol
Parameter
Test Condition
Min.
Max.
Unit
VDR
VDD for Data Retention
See Data Retention Waveform
1.2
3.6
V
IDR
Data Retention Current
VDD = 1.2V, CS1 ≥ VDD – 0.2V
—
20
µA
tSDR
tRDR
Data Retention Setup Time
See Data Retention Waveform
0
—
ns
Recovery Time
See Data Retention Waveform
tRC
—
ns
DATA RETENTION WAVEFORM (CS1 Controlled)
Data Retention Mode
tSDR
tRDR
VDD
1.65V
1.4V
VDR
CS1 ≥ VDD - 0.2V
CS1
GND
DATA RETENTION WAVEFORM (CS2 Controlled)
Data Retention Mode
3.0
VDD
CE2
2.2V
tSDR
tRDR
VDR
0.4V
CS2 ≤ 0.2V
GND
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
13
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
ORDERING INFORMATION
IS62WV51216ALL (1.65V - 2.2V)
Industrial Range: –40°C to +85°C
Speed (ns)
70
Order Part No.
Package
IS62WV51216ALL-70TI
TSOP-II
IS62WV51216ALL-70BI
mini BGA (7.2mm x 8.7mm)
IS62WV51216ALL-70XI
DIE
Order Part No.
Package
IS62WV51216BLL-45B
mini BGA (7.2mm x 8.7mm)
ORDERING INFORMATION
IS62WV51216BLL (2.5V - 3.6V)
Commercial Range: 0°C to +70°C
Speed (ns)
45
Industrial Range: –40°C to +85°C
Speed (ns)
55
70
14
Order Part No.
Package
IS62WV51216BLL-55TI
TSOP-II
IS62WV51216BLL-55TLI
TSOP-II, Lead-free
IS62WV51216BLL-55BI
mini BGA (7.2mm x 8.7mm)
IS62WV51216BLL-55BLI
mini BGA (7.2mm x 8.7mm), Lead-free
IS62WV51216BLL-70XI
DIE
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
ISSI
IS62WV51216ALL, IS62WV51216BLL
®
Mini Ball Grid Array
Package Code: B (48-pin)
Top View
Bottom View
φ b (48x)
1
2
3
4
5 6
6
A
4
3
2
1
A
e
B
B
C
C
D
D
D
5
D1
E
E
F
F
G
G
H
H
e
E
E1
A2
A
A1
SEATING PLANE
Notes:
1. Controlling dimensions are in millimeters.
mBGA - 7.2mm x 8.7mm
MILLIMETERS
INCHES
Sym.
Min. Typ. Max.
Min. Typ. Max.
N0.
Leads
48
A
—
—
1.20
—
—
0.047
A1
0 .24
—
0.30
0.009
—
0.012
A2
0.60
—
—
0.024
—
—
D
8.60
8.70
8.80
0.339 0.343 0.346
7.30
0.280 0.283 0.287
D1
E
5.25BSC
7.10
7.20
0.207BSC
E1
3.75BSC
0.148BSC
e
0.75BSC
0.030BSC
b
0.30
0.35
0.40
0.012 0.014 0.016
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. B
02/24/05
15
ISSI
®
PACKAGING INFORMATION
Plastic TSOP
Package Code: T (Type II)
N
N/2+1
E1
1
Notes:
1. Controlling dimension: millimieters,
unless otherwise specified.
2. BSC = Basic lead spacing
between centers.
3. Dimensions D and E1 do not
include mold flash protrusions and
should be measured from the
bottom of the package.
4. Formed leads shall be planar with
respect to one another within
0.004 inches at the seating plane.
E
N/2
D
SEATING PLANE
A
ZD
.
b
e
Symbol
Ref. Std.
No. Leads
A
A1
b
C
D
E1
E
e
L
ZD
α
Millimeters
Min
Max
Inches
Min
Max
(N)
32
—
1.20
—
0.047
0.05 0.15
0.002 0.006
0.30 0.52
0.012 0.020
0.12 0.21
0.005 0.008
20.82 21.08
0.820 0.830
10.03 10.29
0.391 0.400
11.56 11.96
0.451 0.466
1.27 BSC
0.050 BSC
0.40 0.60
0.016 0.024
0.95 REF
0.037 REF
0°
5°
0°
5°
L
α
A1
Plastic TSOP (T - Type II)
Millimeters
Inches
Min
Max
Min Max
44
—
1.20
—
0.047
0.05 0.15
0.002 0.006
0.30 0.45
0.012 0.018
0.12 0.21
0.005 0.008
18.31 18.52
0.721 0.729
10.03 10.29
0.395 0.405
11.56 11.96
0.455 0.471
0.80 BSC
0.032 BSC
0.41 0.60
0.016 0.024
0.81 REF
0.032 REF
0°
5°
0°
5°
Millimeters
Min
Max
C
Inches
Min
Max
50
—
1.20
0.05 0.15
0.30 0.45
0.12 0.21
20.82 21.08
10.03 10.29
11.56 11.96
0.80 BSC
0.40 0.60
0.88 REF
0°
5°
—
0.047
0.002 0.006
0.012 0.018
0.005 0.008
0.820 0.830
0.395 0.405
0.455 0.471
0.031 BSC
0.016 0.024
0.035 REF
0°
5°
Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. F
06/18/03