QL3040 - pASIC 3 FPGATM 40,000 Usable PLD Gate pASIC 3 FPGA Combining High Performance and High Density QL3040 - pASIC 3 FPGA DEVICE HIGHLIGHTS Device Highlights Device Highlights High Performance & High Density ■ 40,000 Usable PLD Gates with 252 I/Os ■ 16-bit counter speeds over 300 MHz, data path speeds over 400 MHz ■ 0.35um four-layer metal non-volatile CMOS process for smallest die sizes Easy to Use / Fast Development Cycles ■ 100% routable with 100% utilization and complete pin-out stability ■ Variable-grain logic cells provide high performance and 100% utilization ■ Comprehensive design tools include high quality Verilog/VHDL synthesis Advanced I/O Capabilites FIGURE 1. 1,008 Logic Cells ■ Interfaces with both 3.3V and 5.0V devices ■ PCI compliant with 3.3V and 5.0V buses for -1/-2/-3/-4 speed grades ■ Full JTAG boundary scan ■ Registered I/O cells with individually controlled clocks and output enables Total of 252 I/O Pins ■ 244 bidirectional input/output pins, PCI-compliant for 5.0V and 3.3V buses for -1/-2/-3/-4 speed grades ■ 8 high-drive input/distributed network pins Eight Low-Skew Distributed Networks ■ Two array clock/control networks available to the logic cell flip- flop clock, set and reset inputs - each driven by an input-only pin ■ Six global clock/control networks available to the logic cell F1, clock set and reset inputs and the input and I/O register clock, reset and enable inputs as well as the output enable control - each driven by an input-only or I/O pin, or any logic cell output or I/O cell feedback High Performance ■ Input + logic cell + output total delays under 6 ns ■ Data path speeds over 400 MHz ■ Counter speeds over 300 MHz QL3040 Rev D PRODUCT SUMMARY Product Summary The QL3040 is a 40,000 usable PLD gate member of the pASIC 3 family of FPGAs. pASIC 3 FPGAs are fabricated on a 0.35mm four-layer metal process using QuickLogic’s patented ViaLink technology to provide a unique combination of high performance, high density, low cost, and extreme ease-of-use. The QL3040 contains 1,008 logic cells. With a maximum of 252 I/Os, the QL3040 is available in 208-PQFP and 456-pin PBGA packages. Software support for the complete pASIC 3 family, including the QL3040, is available through three basic packages. The turnkey QuickWorks“ package provides the most complete FPGA software solution from design entry to logic synthesis, to place and route, to simulation. The QuickChipTM and QuickToolsTM packages provide a solution for designers who use Cadence, Exemplar, Mentor, Synopsys, Synplicity, Viewlogic, Veribest, or other third-party tools for design entry, synthesis, or simulation. 8-267 QL3040 - pASIC 3 FPGATM 208-P IN PQFP PINOUT DIAGRAM PASIC PINOUT DIAGRAM 208-Pin PQFP Pinout Diagrams Pin #157 Pin #1 pASIC QL3040-1PQ208C Pin #53 Pin #105 FIGURE 2. 208-Pin PQFP 8-268 268 Preliminary QL3040 - pASIC 3 FPGATM 208 PQFP PINOUT TABLE 208 PQFP Pinout Table 208 PQFP Function 208 PQFP Function 208 PQFP Function 208 PQFP Function 208 PQFP Function 208 I/O 43 GND 84 I/O 125 I/O 168 I/O 1 I/O 44 I/O 85 I/O 126 I/O 169 I/O 2 I/O 45 I/O 86 I/O 127 GND NC I/O 3 I/O 46 I/O 87 I/O 128 I/O 170 I/O 4 I/O 47 I/O 88 I/O NC I/O 171 I/O 5 I/O 48 I/O 89 I/O 129 GCLK/I 172 I/O NC I/O NC I/O 90 I/O 130 ACLK/I 173 I/O 6 I/O 49 I/O 91 I/O 131 VCC 174 I/O 7 I/O 50 I/O 92 I/O 132 GCLK/I 175 I/O 8 I/O 51 I/O NC I/O 133 GCLK/I NC I/O 9 I/O 52 I/O 93 I/O 134 VCC 176 I/O 10 VCC 53 I/O 94 I/O 135 I/O 177 GND 11 I/O 54 TDI 95 GND 136 I/O 178 I/O 12 GND NC I/O 96 I/O NC I/O 179 I/O 13 I/O NC I/O 97 VCC 137 I/O NC I/O 14 I/O 55 I/O 98 I/O NC GND 180 I/O NC I/O 56 I/O 99 I/O 138 I/O 181 I/O 15 I/O NC I/O 100 I/O 139 I/O 182 GND 16 I/O 57 I/O NC I/O 140 I/O NC VCC 17 I/O 58 I/O 101 I/O 141 I/O 183 I/O 18 I/O 59 GND NC I/O 142 I/O 184 I/O 19 I/O 60 I/O 102 I/O NC I/O 185 I/O 20 I/O 61 VCC NC I/O 143 I/O 186 I/O NC I/O 62 I/O NC I/O 144 I/O 187 VCCIO I/O 21 I/O 63 I/O 103 TRSTB 145 VCC 188 22 I/O 64 I/O 104 TMS NC I/O NC I/O 23 GND NC I/O 105 I/O 146 I/O 189 I/O 24 I/O 65 I/O NC I/O 147 GND 190 I/O 25 GCLK/I 66 I/O 106 I/O 148 I/O 191 I/O 26 GCLK/I 67 I/O 107 I/O 149 I/O 192 I/O 27 VCC NC I/O 108 I/O 150 I/O 193 I/O 28 GCLK/I 68 I/O 109 I/O 151 I/O 194 I/O 29 GCLK/I 69 I/O NC I/O 152 I/O NC I/O 30 VCC 70 I/O 110 I/O 153 I/O 195 I/O 31 I/O NC I/O 111 I/O 154 I/O 196 I/O 32 I/O 71 I/O 112 I/O 155 I/O 197 I/O NC GND NC I/O 113 I/O 156 I/O 198 I/O 33 I/O 72 I/O 114 VCC 157 TCK NC I/O NC I/O 73 GND 115 I/O 158 STM 199 GND 34 I/O 74 I/O 116 GND NC I/O 200 I/O 35 I/O NC VCC 117 I/O 159 I/O 201 VCC 36 I/O 75 I/O NC I/O 160 I/O 202 I/O NC I/O 76 I/O 118 I/O 161 I/O 203 I/O 37 I/O 77 I/O 119 I/O 162 I/O 204 I/O 38 I/O 78 GND 120 I/O 163 GND 205 I/O 39 I/O 79 I/O 121 I/O 164 I/O 206 I/O 207 TDO NC I/O 80 I/O NC I/O 165 VCC 40 I/O 81 I/O 122 I/O 166 I/O 41 VCC 82 I/O 123 I/O NC I/O 42 I/O 83 VCCIO 124 I/O 167 I/O 8-269 QL3040 - pASIC 3 FPGATM 456-PIN PBGA PINOUT DIAGRAM 456-Pin PBGA Pinout Diagram pASIC QL3040-1PB456C TOP Pin A1 Corner 20 18 16 14 12 10 8 6 4 19 17 15 13 11 9 7 5 3 2 1 A B C D E F G H J K L M N P R T U V W Y BOTTOM 8-270 270 Preliminary QL3040 - pASIC 3 FPGATM PBGA 456 PINOUT TABLE PBGA 456 Pinout Table 456 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18 A19 A20 A21 A22 A23 A24 A25 A26 B1 B2 B3 B4 B5 B6 B7 B8 B9 B10 B11 B12 B13 B14 B15 B16 B17 B18 B19 B20 B21 B22 B23 B24 B25 Function I/O I/O I/O I/O I/O I/O I/O I/O NC I/O I/O VCCIO I/O I/O NC I/O NC I/O I/O I/O NC I/O NC I/O I/O I/O I/O NC I/O NC NC NC NC NC I/O NC NC I/O I/O NC I/O I/O I/O I/O I/O I/O I/O I/O NC I/O I/O 456 B26 C1 C2 C3 C4 C5 C6 C7 C8 C9 C10 C11 C12 C13 C14 C15 C16 C17 C18 C19 C20 C21 C22 C23 C24 C25 C26 D1 D2 D3 D4 D5 D6 D7 D8 D9 D10 D11 D12 D13 D14 D15 D16 D17 D18 D19 D20 D21 D22 D23 D24 Function STM I/O I/O I/O TDO I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O NC NC I/O I/O I/O I/O I/O I/O TCK NC I/O I/O I/O GND NC NC I/O I/O GND I/O I/O GND I/O I/O GND I/O I/O GND I/O NC NC I/O GND I/O 456 D25 D26 E1 E2 E3 E4 E5 E6 E7 E8 E9 E10 E11 E12 E13 E14 E15 E16 E17 E18 E19 E20 E21 E22 E23 E24 E25 E26 F1 F2 F3 F4 F5 F22 F23 F24 F25 F26 G1 G2 G3 G4 G5 G22 G23 G24 G25 G26 H1 H2 H3 Function I/O I/O I/O I/O I/O I/O GND VCC GND NC GND I/O GND GND VCC GND GND GND NC GND NC GND VCC GND I/O I/O I/O I/O I/O I/O NC NC VCC VCC NC I/O I/O I/O I/O I/O I/O I/O NC GND NC I/O I/O I/O NC I/O NC 456 H4 H5 H22 H23 H24 H25 H26 J1 J2 J3 J4 J5 J22 J23 J24 J25 J26 K1 K2 K3 K4 K5 K22 K23 K24 K25 K26 L1 L2 L3 L4 L5 L11 L12 L13 L14 L15 L16 L22 L23 L24 L25 L26 M1 M2 M3 M4 M5 M11 M12 M13 Function I/O NC NC NC I/O NC I/O I/O I/O I/O NC GND NC NC I/O I/O I/O NC NC I/O I/O VCC GND I/O I/O NC I/O I/O I/O I/O I/O NC GND/THERM GND/THERM GND/THERM GND/THERM GND/THERM GND/THERM NC I/O I/O NC I/O ACLK / I GCLK/I I/O NC GND GND/THERM GND/THERM GND/THERM 456 M14 M15 M16 M22 M23 M24 M25 M26 N1 N2 N3 N4 N5 N11 N12 N13 N14 N15 N16 N22 N23 N24 N25 N26 P1 P2 P3 P4 P5 P11 P12 P13 P14 P15 P16 P22 P23 P24 P25 P26 R1 R2 R3 R4 R5 R11 R12 R13 R14 R15 R16 Function GND/THERM GND/THERM GND/THERM NC NC I/O I/O I/O GCLK/I I/O I/O GCLK/I VCC GND/THERM GND/THERM GND/THERM GND/THERM GND/THERM GND/THERM GND I/O I/O NC I/O I/O I/O NC I/O NC GND/THERM GND/THERM GND/THERM GND/THERM GND/THERM GND/THERM NC GCLK / I GCLK / I NC ACLK / I NC I/O I/O NC NC GND/THERM GND/THERM GND/THERM GND/THERM GND/THERM GND/THERM (continued next page) 8-271 QL3040 - pASIC 3 FPGATM PBGA 456 Pinout Table (Continued from previous page) 456 R22 R23 R24 R25 R26 T1 T2 T3 T4 T5 T11 T12 T13 T14 T15 T16 T22 T23 T24 T25 T26 U1 U2 U3 U4 U5 U22 U23 U24 U25 U26 V1 V2 V3 V4 V5 V22 V23 V24 V25 V26 W1 W2 W3 W4 W5 W22 W23 W24 W25 W26 Function VCC NC NC I/O GCLK / I I/O I/O I/O I/O VCC GND/THERM GND/THERM GND/THERM GND/THERM GND/THERM GND/THERM GND I/O I/O NC I/O NC I/O I/O I/O GND NC I/O I/O I/O I/O I/O I/O NC NC NC GND NC I/O NC I/O I/O I/O I/O I/O NC NC I/O I/O I/O NC 456 Y1 Y2 Y3 Y4 Y5 Y22 Y23 Y24 Y25 Y26 AA1 AA2 AA3 AA4 AA5 AA22 AA23 AA24 AA25 AA26 AB1 AB2 AB3 AB4 AB5 AB6 AB7 AB8 AB9 AB10 AB11 AB12 AB13 AB14 AB15 AB16 AB17 AB18 AB19 AB20 AB21 AB22 AB23 AB24 AB25 AB26 AC1 AC2 AC3 AC4 AC5 Function NC I/O NC I/O I/O GND I/O NC I/O I/O I/O I/O NC NC VCC VCC NC I/O I/O I/O NC I/O I/O I/O GND VCC NC NC NC VCC GND NC I/O GND VCC I/O NC VCC GND NC VCC GND I/O NC I/O I/O I/O I/O NC GND NC 456 AC6 AC7 AC8 AC9 AC10 AC11 AC12 AC13 AC14 AC15 AC16 AC17 AC18 AC19 AC20 AC21 AC22 AC23 AC24 AC25 AC26 AD1 AD2 AD3 AD4 AD5 AD6 AD7 AD8 AD9 AD10 AD11 AD12 AD13 AD14 AD15 AD16 AD17 AD18 AD19 AD20 AD21 AD22 AD23 AD24 AD25 AD26 AE1 AE2 AE3 AE4 Function NC NC NC NC NC I/O NC I/O VCCIO NC NC NC NC I/O I/O I/O NC GND NC I/O I/O I/O NC I/O I/O I/O I/O I/O I/O NC I/O NC I/O I/O I/O I/O I/O I/O I/O NC NC I/O I/O TRSTB NC I/O I/O TDI I/O I/O I/O Note: NC pins must be left unconnected on printed circuit board. 8-272 272 Preliminary 456 AE5 AE6 AE7 AE8 AE9 AE10 AE11 AE12 AE13 AE14 AE15 AE16 AE17 AE18 AE19 AE20 AE21 AE22 AE23 AE24 AE25 AE26 AF1 AF2 AF3 AF4 AF5 AF6 AF7 AF8 AF9 AF10 AF11 AF12 AF13 AF14 AF15 AF16 AF17 AF18 AF19 AF20 AF21 AF22 AF23 AF24 AF25 AF26 Function I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O NC NC TMS I/O I/O I/O NC I/O NC I/O I/O I/O I/O I/O I/O NC I/O I/O NC NC I/O I/O I/O NC I/O I/O I/O I/O I/O I/O I/O QL3040 - pASIC 3 FPGATM Pin Descriptions PIN DESCRIPTIONS Pin Descriptions Pin TDI Function Test Data In for JTAG TRSTB Active low Reset for JTAG TMS Test Mode Select for JTAG TCK Test Clock for JTAG TDO Test data out for JTAG STM Special Test Mode I/ACLK I High-drive input and/or array network driver High-drive input and/or global network driver High-drive input I/O Input/Output pin Can be configured as an input and/or output. VCC Power supply pin Connect to 3.3V supply. VCCIO Input voltage tolerance pin GND Ground pin Connect to 5.0 volt supply if 5 volt input tolerance is required, otherwise connect to 3.3V supply. Connect to ground. I/GCLK Description Hold HIGH during normal operation. Connect to VCC if not used for JTAG. Hold LOW during normal operation. Connect to ground if not used for JTAG. Hold HIGH during normal operation. Connect to VCC if not used for JTAG. Hold HIGH or LOW during normal operation. Connect to VCC or ground if not used for JTAG. Output that must be left unconnected if not used for JTAG. Must be grounded during normal operation. Can be configured as either or both. Can be configured as either or both. Use for input signals with high fanout. Ordering Information QL 3040 - 1 PQ208 C QuickLogic pASIC device pASIC 3 device part number Speed Grade 0 = quick 1 = fast 2 = faster 3 = faster *4 = fastest Operating Range C = Commercial I = Industrial *M = Military Package Code PQ208 = 208-pin PQFP PB456 = 456-pin PBGA * Contact QuickLogic regarding availability. 8-273 QL3040 - pASIC 3 FPGATM Absolute Maximum Ratings VCC Voltage . . . . . . . . . . . . . . . . . . . -0.5 to 4.6V DC Input Current . . . . . . . . . . . . . . . . . . . ±20 mA VCCIO Voltage . . . . . . . . . . . . . . . . . -0.5 to 7.0V ESD Pad Protection . . . . . . . . . . . . . . . . . ±2000V Input Voltage . . . . . . . . . . . . -0.5 to VCCIO +0.5V Storage Temperature . . . . . . . . . -65°C to +150°C Latch-up Immunity . . . . . . . . . . . . . . . . . ±200 mA Lead Temperature . . . . . . . . . . . . . . . . . . . 300°C Operating Range Symbol Parameter VCC VCCIO TA TC Supply Voltage I/O Input Tolerance Voltage Ambient Temperature Case Temperature -0 Speed Grade Delay Factor -1 Speed Grade -2 Speed Grade -3 Speed Grade -4 Speed Grade K Military Min Max 3.0 3.6 3.0 5.5 -55 125 0.42 0.42 N/A N/A 1.64 1.37 N/A N/A Industrial Min Max 3.0 3.6 3.0 5.5 -40 85 Commercial Min Max 3.0 3.6 3.0 5.25 0 70 0.43 0.43 0.43 0.43 0.43 0.46 0.46 0.46 0.46 0.46 1.90 1.54 1.28 0.90 0.82 Unit V V °C °C 1.85 1.50 1.25 0.88 0.80 DC Characteristics Symbol VIH VIL VOH Parameter Input HIGH Voltage Input LOW Voltage Output HIGH Voltage Conditions VOL Output LOW Voltage II IOZ CI IOS I or I/O Input Leakage Current 3-State Output Leakage Current Input Capacitance [2] Output Short Circuit Current [3] ICC ICCIO D.C. Supply Current [4] D.C. Supply Current on VCCIO Min Max Unit 0.5VCC VCCIO+0.5 V -0.5 0.3VCC V IOH = -12 mA 2.4 V 0.9VCC V IOH = -500 µA IOL = 16 mA [1] 0.45 V IOL = 1.5 mA 0.1VCC V VI = VCCIO or GND -10 10 µA VI = VCCIO or GND -10 10 µA 10 pF VO = GND -15 -180 mA VO = VCC 40 210 mA VI, VIO = VCCIO or GND 0.50 (typ) 2 mA 0 100 µA Notes: [1] Applies only to -1/-2/-3/-4 commercial grade devices. These speed grades are also PCI-compliant. All other devices have 8 mA IOL specifications. [2] Capacitance is sample tested only. Clock pins are 12 pF maximum. [3] Only one output at a time. Duration should not exceed 30 seconds. [4] For -1/-2/-3/-4 commercial grade devices only. Maximum ICC is 3 mA for -0 commercial grade and all industrial grade devices, and 5 mA for all military grade devices. For AC conditions, contact QuickLogic customer engineering. 8-274 274 Preliminary QL3040 - pASIC 3 FPGATM AC Characteristics at VCC = 3.3V, TA = 25°C (K = 1.00) (To calculate delays, multiply the appropriate K factor in the "Operating Range" section by the following numbers.) Logic Cells Symbol tPD tSU tH tCLK tCWHI tCWLO tSET tRESET tSW tRW Propagation Delays (ns) Fanout [5] 2 3 4 1.7 1.9 2.2 1.7 1.7 1.7 0.0 0.0 0.0 1.0 1.2 1.5 1.2 1.2 1.2 1.2 1.2 1.2 1.3 1.5 1.8 1.1 1.3 1.6 1.9 1.9 1.9 1.8 1.8 1.8 Parameter Combinatorial Delay [6] Setup Time [6] Hold Time Clock to Q Delay Clock High Time Clock Low Time Set Delay Reset Delay Set Width Reset Width 1 1.4 1.7 0.0 0.7 1.2 1.2 1.0 0.8 1.9 1.8 8 3.2 1.7 0.0 2.5 1.2 1.2 2.8 2.6 1.9 1.8 Input-Only/Clock Cells Symbol tIN tINI tISU tIH tlCLK tlRST tlESU tlEH Parameter High Drive Input Delay High Drive Input, Inverting Delay Input Register Set-Up Time Input Register Hold Time Input Register Clock To Q Input Register Reset Delay Input Register clock Enable Set-Up Time Input Register Clock Enable Hold Time 1 1.5 1.6 3.1 0.0 0.7 0.6 2.3 0.0 Propagation Delays (ns) Fanout [5] 2 3 4 8 12 1.6 1.8 1.9 2.4 2.9 1.7 1.9 2.0 2.5 3.0 3.1 3.1 3.1 3.1 3.1 0.0 0.0 0.0 0.0 0.0 0.8 1.0 1.1 1.6 2.1 0.7 0.9 1.0 1.5 2.0 2.3 2.3 2.3 2.3 2.3 0.0 0.0 0.0 0.0 0.0 24 4.4 4.5 3.1 0.0 3.6 3.5 2.3 0.0 Notes: [5] Stated timing for worst case Propagation Delay over process variation at VCC=3.3V and TA=25×C. Multiply by the appropriate Delay Factor, K, for speed grade, voltage and temperature settings as specified in the Operating Range. [6] These limits are derived from a representative selection of the slowest paths through the pASIC 3 logic cell including typical net delays. Worst case delay values for specific paths should be determined from timing analysis of your particular design. 8-275 QL3040 - pASIC 3 FPGATM Clock Cells Symbol tACK tGCKP tGCKB Parameter 1 1.2 0.7 0.8 Array Clock Delay Global Clock Pin Delay Global Clock Buffer Delay Propagation Delays (ns) Loads per Half Column [7] 2 3 4 8 10 1.2 1.3 1.3 1.5 1.6 0.7 0.7 0.7 0.7 0.7 0.8 0.9 0.9 1.1 1.2 11 1.7 0.7 1.3 I/O Cells Symbol Parameter tI/O tISU tIH tlOCLK tlORST tlESU tlEH Input Delay (bidirectional pad) Input Register Set-Up Time Input Register Hold Time Input Register Clock To Q Input Register Reset Delay Input Register clock Enable Set-Up Time Input Register Clock Enable Hold Time Symbol Parameter tOUTLH tOUTHL tPZH tPZL tPHZ tPLZ Output Delay Low to High Output Delay High to Low Output Delay Tri-state to High Output Delay Tri-state to Low Output Delay High to Tri-State [8] Output Delay Low to Tri-State [8] 1 1.3 3.1 0.0 0.7 0.6 2.3 0.0 30 2.1 2.2 1.2 1.6 2.0 1.2 Propagation Delays (ns) Fanout [5] 2 3 4 8 1.6 1.8 2.1 3.1 3.1 3.1 3.1 3.1 0.0 0.0 0.0 0.0 1.0 1.2 1.5 2.5 0.9 1.1 1.4 2.4 2.3 2.3 2.3 2.3 0.0 0.0 0.0 0.0 10 3.6 3.1 0.0 3.0 2.9 2.3 0.0 Propagation Delays (ns) Output Load Capacitance (pF) 50 75 100 2.5 3.1 3.6 2.6 3.2 3.7 1.7 2.2 2.8 2.0 2.6 3.1 150 4.7 4.8 3.9 4.2 Notes: [7] The array distributed networks consist of 40 half columns and the global distributed networks consist of 44 half columns, each driven by an independent buffer. The number of half columns used does not affect clock buffer delay. The array clock has up to 8 loads per half column. The global clock has up to 11 loads per half column. [8] The following loads are used for tPXZ: tPHZ 1KΩ 5 pF 1KΩ tPLZ 5 pF 8-276 276 Preliminary