NSC LMH6526

LMH6525/LMH6526
Four–Channel Laser Diode Driver with Dual Output
General Description
Features
The LMH™6525/6526 is a laser diode driver for use in
combination DVD/CD recordable and rewritable systems.
The part contains two high-current outputs for reading and
writing the DVD (650 nm) and CD (780 nm) lasers. Functionality includes read, write and erase through four separate
switched current channels. The channel currents are
summed together at the selected output to generate multilevel waveforms for reading, writing and erasing of optical
discs. The LVDS interface delivers DVD write speeds of 16x
and higher while minimizing noise and crosstalk. The
LMH6525/6526 is optimized for both speed and power consumption to meet the demands of next generation systems.
The part features a 150 mA read channel plus one 300 mA
and two 150 mA write channels, which can be summed to
allow a total output current of 600 mA or greater. The channel currents are set through four independent current inputs.
An on-board High-Frequency Modulator (HFM) oscillator
helps reduce low-frequency noise of the laser and is enabled
by applying LVDS levels on the ENOSC pins for the
LMH6525, while the LMH6526 is enabled by applying an
asymmetrical signal on the ENOSC pin. The fully differential
oscillator circuit minimizes supply line noise, easing FCC
approval of the overall system. The SELA/B pin (active
HIGH) selects the output channel and oscillator settings.
External resistors determine oscillator frequency and amplitude for each setting. The write and erase channels can be
switched on and off through dedicated LVDS interface pins.
n Fast switching: Rise and fall times: 0.6/1.0 ns.
n Low Voltage Differential Signaling (LVDS) channels
enable interface for the fast switching lines
n Low output current noise: 0.24 nA/
n Dual Output: Selectable by SELA/B pin (active HIGH)
SELA = LMH6526
SELB = LMH6525
n Four independent current channels
Gain of 300, 300 mA write channel
Gain of 150, 150 mA low-noise read channel
Two gain of 150, 150 mA write channels
600 mA minimum combined output current
n Integrated AC Coupled HFM Oscillator
Selectable frequency and amplitude setting
by external resistors
200 MHz to 600 MHz frequency range
Amplitude to 100 mA peak-to-peak modulation
n Complete shutdown by ENABLE pin
n 5V single-supply operation
n Logic inputs TTL and CMOS compatible
n Space saving Leadless Leadframe Package (LLP ® -28)
n LMH6525 has differential enable oscillator inputs
n LMH6526 has single ended enable oscillator inputs
Applications
n Combination DVD/CD recordable and rewritable drives
n DVD camcorders
n DVD recorders
Block Diagrams
20110108
20110109
LLP ® is a registered trademark of National Semiconductor.
LMH™ is a trademark of National Semiconductor Corporation.
© 2005 National Semiconductor Corporation
DS201101
www.national.com
LMH6525/LMH6526 Four–Channel Laser Diode Driver with Dual Output
June 2005
LMH6525/LMH6526
Absolute Maximum Ratings (Note 1)
Operating Ratings (Note 1)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
Operating Temperature Range (TA)
(Note 8)
−40˚C ≤ TA ≤ 85˚C
ESD Tolerance
Package Thermal Resistance
(Note 5), (Note 8)
Human Body Model (Note 2)
2 KV
Machine Model (Note 3)
200V
Supply Voltages V+ – V−
(θJC)
5.5V
Differential Input Voltage
± 5.5V
(θJA) (no heatsink)
Output Short Circuit to Ground
(Note 4)
Input Common Mode Voltage
Storage Temperature Range
Junction Temperature (Note 5)
4.5V ≤ VS ≤ 5.5V
Supply Voltage (V+ – V−)
LLP Package
3˚C/W
42˚C/W
(θJA) (no heatsink see (Note 10))
Continuous
V− to V+
−65˚C to +150˚C
+150˚C
30.8˚C/W
IINR/3/4
1.5 mA (Max)
IIN2
1.0 mA (Max)
RFREQ
1000 Ω (Min)
RAMP
1000 Ω (Min)
FOSC
100-600 MHz
AOSC
10-100 mAPP
+5V DC Electrical Characteristics
(Note 8)
Unless otherwise specified, all limits guaranteed for TJ = 25˚C, RL = 10Ω. Boldface limits apply at the temperature extremes.
Symbol
Parameter
Conditions
Min
(Note 7)
Typ
(Note 6)
Max
(Note 7)
Units
LVDS
VI
Input Voltage Range
|VGPD| < 50 mV
(Note 9),
0
1.7
2.4
VIDTH
Input Diff. Threshold
|VGPD| < 50 mV
(Note 9),
–100
0
100
VHYST
Input Diff. Hysteresis
VIDTHH – VIDTHL
25
0
RIN
Input Diff. Impedance
95
115
135
Ω
IIN
Input Current
8
20
µA
Excluding RIN Current
VCM = 1.25V
V
mV
mV
Current Channels
RIN
Input Resistance all Channels
RIN to Ground
580
675
Ω
IOS2
Current Offset Channel 2
Channel R,3,4 Off
IIN = 0, EN = High
2.1
16
mA
IOS,R,3,4
Current Offset Channel R,3,4
All Channels Off
IIN = 0, EN = High
1.2
9
mA
AIW
Current Gain
Channel 2
345
386
430
A/A
AIR
Current Gain
Channel Read
135
159
180
A/A
AI,3,4
Current Gain
Channel 3 and 4
160
182
200
A/A
ILIN-R,2,3,4
Output Current Linearity
200 µA < IIN < 1000 µA; RLOAD =
5Ω Channels Read, 2,3 and 4
1.7
3
%
IOUTW
Output Current
Channel 2 @ 1 mA input current
285
300
mA
IOUTR
Output Current
Channel Read
@ 1 mA input current
140
162
mA
IOUT3,4
Output Current
Channel 3 and 4
@ 1 mA input current
160
183
mA
IOUTTOTAL Total Output Current
All Channels (Note 12)
600
VTLO
TTL Low Voltage
Input (H to L)
ENR
ENOSC (LMH6526)
1.29
0.8
V
VTLO
TTL Low Voltage
Input (H to L)
B-Select (LMH6525)
A-Select (LMH6526)
1.40
0.8
V
VELO
Enable Low Voltage
Enable Input (H to L)
1.98
0.8
V
www.national.com
475
2
mA
(Note 8) (Continued)
Unless otherwise specified, all limits guaranteed for TJ = 25˚C, RL = 10Ω. Boldface limits apply at the temperature extremes.
Symbol
Parameter
Conditions
Min
(Note 7)
Typ
(Note 6)
Max
(Note 7)
Units
VTHI
TTL High Voltage
Input (L to H)
ENR
ENOSC (LMH6526)
2
1.27
V
VTHI
TTL High Voltage
Input (L to H)
B-Select (LMH6525)
A-Select (LMH6526)
2
1.51
V
VEHI
Enable High Voltage
Enable Input (L to H)
2.8
2.13
V
ISpd
Supply Current, Power Down
Enable = Low
0.003
0.1
mA
ISr1
Supply Current, Read Mode,
Oscillator Disabled
ENOSC = Low; ENOSCB = High
I2 = I3 = I4 = IR = 125 µA
81.5
100
mA
ISr2
Supply Current, Read Mode,
Oscillator Enabled
ENOSC = High; ENOSCB = Low
I2 = I3 = I4 = IR = 125 µA
RFA = 3.5 kΩ
81.5
100
mA
ISwr
Supply Current, Write Mode
EN2 = EN3 = EN4 = High;
I2 = I3 = I4 = IR = 125 µA
180
210
mA
IS
Supply Current
All Channels disable, no input
current. SELA/B = Low
RAA, RAB, RFA, RFB = ∞
33
40
mA
+5V AC ELECTRICAL CHARACTERISTICS
Unless otherwise specified, all limits guaranteed for TJ = 25˚C, IOUT = 40 mA DC and 40 mA pulse, RL = 50Ω. Boldface limits
apply at the temperature extremes.
Symbol
Parameter
Conditions
Min
(Note 7)
Typ
(Note 6)
Max
(Note 7)
Units
tr
Write Rise Time
IOUT = 40 mA (Read) + 40 mA
(10% to 90%) RLOAD = 5Ω
0.6
ns
tf
Write Fall Time
IOUT = 40 mA (Read) + 40 mA
(90% to 10%) RLOAD = 5Ω
1.6
ns
tr
Write Rise Time
IOUT = 100 mA (Read) + 100 mA
(10% to 90%) RLOAD = 5Ω
0.6
ns
tf
Write Fall Time
IOUT = 100 mA (Read) + 100 mA
(90% to 10%) RLOAD = 5Ω
1.0
ns
tr
Write Rise Time
IOUT = 150 mA (Read) + 150 mA
(10% to 90%) RLOAD = 5Ω
0.6
ns
tf
Write Fall Time
IOUT = 150 mA (Read) + 150 mA
(90% to 10%) RLOAD = 5Ω
1.0
ns
OS
Output Current Overshoot
IOUT = 40 mA (Read) + 40 mA
(Note 11)
18
%
IN0
Output Current Noise
IOUT = 40 mA; RLOAD = 50Ω;
f = 50 MHz; ENOSC = Low
0.24
nA/
tON
IOUT ON Prod. Delay
Switched on EN2 and EN2B
3.1
ns
tOFF
IOUT OFF Prop. Delay
Switched on EN2 and EN2B
3.3
ns
tdisr
Disable Time, Read Channel
Switched on ENR
3.5
as
Tenr
Enable Time, Read Channel
Switched on ENR
2.8
ns
tdis
Disable Time (Shutdown)
Enable = High to Low
37
ns
ten
Enable Time (Shutdown)
Enable = Low to High
4.5
µs
BWC
Channel Bandwidth, −3 dB
IOUT = 50 mA, All Channels
FOSC
Oscillator Frequency
RF = 3.48 kΩ
Range 200 MHz to 600 MHz
3
250
290
360
KHz
430
MHz
www.national.com
LMH6525/LMH6526
+5V DC Electrical Characteristics
LMH6525/LMH6526
+5V AC ELECTRICAL CHARACTERISTICS
(Continued)
Unless otherwise specified, all limits guaranteed for TJ = 25˚C, IOUT = 40 mA DC and 40 mA pulse, RL = 50Ω. Boldface limits
apply at the temperature extremes.
Symbol
Parameter
Conditions
Min
(Note 7)
Typ
(Note 6)
Max
(Note 7)
Units
TDO
Disable Time Oscillator
LMH6525
5
ns
TEO
Enable Time Oscillator
LMH6525
4
ns
TDO
Disable Time Oscillator
LMH6526
7
ns
TEO
Enable Time Oscillator
LMH6526
4
ns
Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is
intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.
Note 2: For testing purposes, ESD was applied using “Human Body Model”; 1.5 kΩ in series with 100 pF.
Note 3: Machine Model, 0Ω in series with 200 pF.
Note 4: Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the
maximum allowed junction temperature of 150˚C.
Note 5: The maximum power dissipation is a function of TJ(MAX), θJA and TA. The maximum allowable power dissipation at any ambient temperature is PD= (TJ(MAX)
— TA)/ θJA. All numbers apply for packages soldered directly onto a PC board..
Note 6: Typical values represent the most likely parametric norm.
Note 7: All limits are guaranteed by testing or statistical analysis.
Note 8: Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of
the device such that TJ = TA. There is no guarantee of parametric performance as indicated in the electrical tables under conditions of internal self-heating where
TJ > TA. See Applications section for information on temperature de-rating of this device.
Note 9: VGPD = ground potential difference voltage between driver and receiver
Note 10: This figure is taken from a thermal modeling result. The test board is a 4 layer FR-4 board measuring 101 mm x 101 mm x 1.6 mm with a 3 x 3 array of
thermal vias. The ground plane on the board is 50 mm x 50 mm. Ambient temperature in simulation is 22˚C, still air. Power dissipation is 1W.
Note 11: This is the average between the positive and negative overshoot.
Note 12: Total input current is 4 mA (all 4 channels equal) and output currents are summed together (see typical performance characteristics).
Ordering Information
Package
Part Number
LMH6525SP NOPB
28-Pin LLP
LMH6525SPX NOPB
LMH6526SP NOPB
LMH6526SPX NOPB
www.national.com
Package Marking
L6525SP
L6526SP
4
Transport Media
NSC Drawing
1k Units Tape and Reel
4.5k Units Tape and Reel
1k Units Tape and Reel
4.5k Units Tape and Reel
SPA28A
LMH6525/LMH6526
Connection Diagrams
28-Pin LLP (LMH6525)
28-Pin LLP (LMH6526)
20110106
20110107
Top View
Top View
Pin Description
Pin #
Description
Remarks
1.
Laser driver output channel A
2.
LVDS Oscillator Enable pin
Internal Oscillator activated if logical input is high
3.
LVDS Oscillator Enable pin B (only LMH6525)
Internal Oscillator activated if logical input is low
4.
Read Channel Enable pin
Read Channel active if pin is high
5.
Chip Enable pin
Chip Enabled if pin is high
6.
Supply Voltage A
7.
Ground Connection A
8.
Read Channel current setting
1 mA input current result in 150 mA output current
9.
Channel 2 current setting
1 mA input current result in 300 mA output current
10.
Channel 3 current setting
1 mA input current result in 150 mA output current
11.
Channel 4 current setting
1 mA input current result in 150 mA output current
12.
Oscillator Frequency setting Channel A
Set by external resistor to ground
13.
Oscillator Frequency setting Channel B
Set by external resistor to ground
14.
Oscillator Amplitude setting Channel A
Set by external resistor to ground
15.
Oscillator Amplitude setting Channel B
Set by external resistor to ground
16.
Channel select B (LMH6525)
Channel select A (LMH6526)
Channel selected if pin is high
17.
LVDS input Channel 2B
Channel 2 active if logical input is low
18.
LVDS input Channel 2
Channel 2 active if logical input is high
19.
LVDS input Channel 3B
Channel 3 active if logical input is low
20.
LVDS input Channel 3
Channel 3 active if logical input is high
21.
LVDS input Channel 4B
Channel 4 active if logical input is low
22.
LVDS input Channel 4
Channel 4 active if logical input is high
23.
NC
24.
Supply Voltage
25.
Supply Voltage
26.
Supply Voltage
5
www.national.com
LMH6525/LMH6526
Pin Description
(Continued)
Pin #
Description
27.
Laser driver output channel B
28.
Ground Connection B
Remarks
Truth Tables
IOUT Control
ENABLE
ENR
EN2
EN3
EN4
IOUT
0
X
X
X
X
OFF
1
0
0
0
0
OFF
1
1
0
0
0
AR * IINR
1
1
1
0
0
AR * IINR + A2 * IIN2
1
1
0
1
0
AR * IINR + A3 * IIN3
1
1
0
0
1
AR * IINR + A4 * IIN4
Oscillator Control
ENABLE
ENOSC
ENR
EN2
EN3
EN 4
OSCILLATOR
0
X
X
X
X
X
OFF
1
0
X
X
X
X
OFF
1
1
X
X
X
X
ON
Note: Note: EN2, EN3, EN4 AND ENOSC are LVDS SIGNALS USING THE LMH6525.
EN2, EN3 and EN4 are LVDS signals using the LMH6526.
Waveforms
20110110
Functional Timing Diagram
www.national.com
6
LMH6525/LMH6526
Waveforms
(Continued)
20110111
Enable Timing
20110112
Read Timing
20110113
Write Timing
20110114
Oscillator Timing
7
www.national.com
LMH6525/LMH6526
Detailed Block Diagram
20110115
www.national.com
8
LMH6525/LMH6526
Application Schematic
20110116
9
www.national.com
LMH6525/LMH6526
Typical Performance Characteristics
(TJ = 25˚C, V+ = ± 5V, V− = 0V; Unless Specified).
Oscillator Amplitude vs. RA
Oscillator Amplitude vs. RA
20110117
20110103
Oscillator Frequency vs. RF
Pulse Response
20110102
20110104
Noise vs. Frequency
Headroom & Output Current vs. Total Input Current
20110101
www.national.com
20110105
10
CIRCUIT DESCRIPTION
value to the normal operating values. The SELA or SELB
input (TTL/ CMOS levels) controls which output is active.
When at logical ‘1’ state the output indicated by it’s name is
active. The mode of this pin also controls the oscillator
circuitry which means that the appropriate setting resistors
become active as described in the next section.
General & Spec
The LMH6525/6526 is a 4-channel-input, dual-output laser
driver. The dual outputs are meant to drive two different laser
diodes, one for CD reading and writing and one for DVD
reading and writing. The part has an oscillator that can be set
for both amplitude and frequency. The oscillator has four
input pins for setting both the amplitude and frequency by
connecting external resistors to ground. The part operates at
5V and is capable to deliver a minimum total output current
of 500 mA.
Oscillator Inputs
The oscillator section can be switched on or off by a LVDS
signal for the LMH6525 and by a TTL/ CMOS signal for the
LMH6526. When switched on the oscillator will modulate the
output current. The settings of the frequency and amplitude
are done by 4 resistors, two for every channel. RFA and RFB
pins set the oscillator frequency for the A and B outputs
respectively. The RAA and RAB pins set the oscillator amplitude for the A and B channels respectively. These 4 inputs
work by having current drawn out of the pin by a setting
resistor or potentiometer. The frequency and amplitude increase by decreasing setting resistor value. There are two
charts in the Typical Performance Characteristics section
that relates the setting resistor value to the resulting frequency or amplitude. Normally the settings for the frequency
and amplitude are done by connecting the pin via a resistor
to ground. If needed to program this settings it is possible to
connect these RFx and RAx pins via a current limiting resistor
to the output of an op amp or DAC. When using such a
circuitry the output can be held at a negative voltage, which
means even if the channel pins RFx and RAx are not selected, current is drawn from the pin. This is only true when
the negative voltage has such a value that the internal
transistors connected to the pin will conduct. This will influence the settings of the active pins RFx and RAx. Due to this
effect it is recommended, when using a negative voltage
lower as -0.5V, to disable this voltage simultaneously with
the channel.
INPUTS
Current-Setting Inputs
The 4 input channels are transconductance-type inputs. This
means the output current of the channel is proportional to the
current (not voltage) sourced into the input pin. That is why
these pins are designated by the letter “I” to indicate the
current input nature of the pin. The read channel currentsetting pin is “IR”, the Channel 2 current-setting pin is “I2”
and so on. Using a transconductance-type input eliminates
the high-impedance inputs associated with a voltage input
amplifier. The lower input impedances of the input nodes
lowers the susceptibility of the part to EMI/RFI. The Read
Channel (IR) and Channel 3 (I3) and 4 (I4) current-setting
inputs have a gain of 150. The Channel 2 input (I2) has a
current gain of 300. Sourcing one milliampere into the pins
IR, I3 or I4, will result in 150 mA at the output for each
Channel, while 1 mA into I2 will result in 300 mA at the output
for Channel 2. These currents of 150 mA and 300 mA are the
maximum allowable currents per channel. The total allowable output current from all the channels operating together
exceeds 500 mA.
OUTPUT
The outputs can source currents in excess of 600 mA. The
output pins have been designed to have minimal series
inductance in order to minimize current overshoot on fast
pulses. The outputs have a saturation voltage of about 1V.
The table below shows the typical output saturation Voltages
into a 5Ω load at various supply voltages.
Channel Enable Inputs
Each of the four channels has one (read) or two enable
inputs that allow the channel to be turned on or off. The read
channel enable (ENR) is a single-ended TTL/CMOS compatible input. A single-ended signal is adequate for this channel because the read channel is generally enabled the entire
time the drive is reading or writing. The three write/erase
channels need to be operated much faster so these channel
enables are LVDS (Low Voltage Differential Signal) inputs.
Each channel has two inputs, such as EN2 and EN2B.
Following the standard an LVDS output consists of a current
source of 3.5 mA, and this current produces across the
internal termination resistor of 100Ω in the LMH6525 or
LMH6526 a voltage of 350 mV. The polarity of the current
through the resistor can change very quickly thus switching
the channel current on or off. The bias level of the LVDS
signal is about 1.2V, so the operating levels are 175 mV
above and below this bias level. The ENxB inputs act as the
not input so if the other input is at logical ‘1’ state and the not
input at ‘0’ state the channel is activated. The internal 100Ω
resister provides a proper termination for the LVDS signals,
saving space and simplifying layout and assembly.
TABLE 1. Output Saturation
Supply Voltage
(V)
Maximum
Output (mA) 5Ω
Saturation
Voltage (V)
4.5V
700
0.8
5.0V
777
0.89
5.5V
846
1.02
As can be seen, even with a 4.5V supply voltage the part can
deliver 700 mA while the saturation voltage is at 0.8V. This
means the output voltage of the part can be at maximum
700e-3*5 = 3.5V. With a saturated output voltage (see Figure
1) of 0.8V the voltage on the supply pin of the part is 4.3V.
The used supply voltage is 4.5V so there is a supply voltage
loss of 0.2V over the supply line resistance, but nevertheless
the part can drive laser diodes with a forward voltage up to
3.5V with currents over 500 mA. When operating at 5.5V the
part can deliver currents over 800 mA. In this case the output
at the anode of the laser diode is 846e-3*5 = 4.23V, combined with the saturated output voltage of 1.02V the supply
Control Inputs
There are two other control inputs (next to the oscillator
enable which is covered in the next section). There are the
global chip Enable and output select pin SELA or SELB.
Setting the Enable pin to a level above 2V will enable the
part. This means the supply current raises from sleep mode
11
www.national.com
LMH6525/LMH6526
Application Section
LMH6525/LMH6526
Application Section
high peaks caused by the relaxation oscillations of a laser
diode when driven from below the knee voltage. But keep
always in mind that this causes a slower rise and/ or fall time.
Typical values are 10Ω and 100 pF. The actual values required depend on the laser diode used and the circuit layout
and should be determined empirically.
(Continued)
voltage of the part at the power pin is 5.25V and this means
the supply line loss is 0.25V. So at 5.5V supply voltage the
part can drive laser diodes with a forward voltage in access
of 4V.
THERMAL
General
The LMH6525/6526 is a very high current output device.
This means that the device must have adequate heatsinking to prevent the die from reaching its absolute maximum rating of 150˚C. The primary way heat is removed from
the LMH6525/6526 is through the Die Attach Pad, the large
center pad on the bottomside of the device. Heat is also
carried out of the die through the bond wires to the traces.
The outputs and the VDD pads of the device have double
bond wires on this device so they will conduct about twice as
much heat to the pad. In any event, the heat able to be
transferred out the bond wires is far less than that which can
be conducted out of the die attach pad. Heat can also be
removed from the top of the part but the plastic encapsulation has worse thermal conductivity then copper. This means
a heat sink on top of the part is less effective than the same
copper area on the circuit board that is thermally attached to
the Die Attach Pad.
20110123
FIGURE 1. Output Configuration
Application Hints
PBC Heatsinks
In order to remove the heat from the die attach pad there
must be a good thermal path to large copper pours on the
circuit board. If the part is mounted on a dual-layer board the
simplest method is to use 6 or 8 vias under the die attach
pad to connect the pad thermally (as well as electrically, of
course) to the bottomside of the circuit board. The vias can
then conduct heat to a copper pour area with a size as large
as possible. Please see application note AN-1187 for guidelines about these vias and LLP packaging in general. Follow
the link below to view the mentioned application note. http://
www.national.com/an/AN/AN-1187.pdf
SUPPLY SEQUENCING
As the LMH6525/6526 is fabricated in the CMOS7 process,
latch-up concerns are minimal. Be aware that applying a low
impedance input to the part when it has no supply voltage
will forward bias the ESD diode on the input pin and then
source power into the part’s VDD pin. If the potential exists for
sustained operation with active inputs and no supply voltage,
all the active inputs should have series resistors to limit the
current into the input pins to levels below a few milliamperes.
DECOUPLING
The LMH6525/6526 has very high output currents changing
within a nanosecond. This makes decoupling especially important. High performance, low impedance ceramic capacitors should be located as close as possible to the supply
pins. The LMH6525/6526 needs two decoupling capacitors,
one for the analog power and ground VDDA, GNDA) and one
for the power side supply and ground (3xVDD and GNDB).
The high level of output current dictates the power side
decoupling capacitor should be 0.1 microfarads minimum.
Larger values may improve rise times depending on the
layout and trace impedances of the connections. The capacitors should have direct connection across the supply pins on
the top layer, preferably with small copper-pour planes.
These planes can connect to the bottom side ground and/or
power planes with vias but there should be a topside low
impedance path with no vias if possible. (see also Figure 4
Decoupling Capacitors).
Derating
It is essential to keep the LMH6525/6526 die under 150˚C.
This means that if there is inadequate heat sinking the part
may overheat at maximum load while at maximum operating
ambient of 85˚C. How much power (current) the part can
deliver to the load at elevated ambient temperatures is
purely dependent on the amount of heat sinking the part is
provided with.
LAYOUT
Inputs
Critical inputs are the LVDS lines. These are two coupled
lines of a certain impedance, mostly 100Ω. For some reason
those lines could have another value but in that case the
termination resistance must have the same value. The differential input resistance of the LMH6525 and LMH6526 is
100Ω and normally the impedance of the incoming transmission line matches that value. When using a flexible flat cable
it is important to know the impedance of two parallel wires in
that cable. Flex cables can have different pitch distances,
but a commonly used cable has a pitch of 0.5 mm. When
verified by TDR equipment, the measurements show an
impedance of about 142Ω. It is possible to calculate the
impedance of such a cable when some parameters are
known. Needed parameters are the pitch (a) of the wires, the
OVERSHOOT
As the LMH6525/6526 has fast rise times of less then a
nanosecond, any inductance in the output path will cause
overshoot. This includes the inductance in the laser diode
itself as well as any trace inductance. A series connection of
a resistor and a capacitor across the laser diode could be
helpful to reduce unwanted overshoot or to reduce the very
www.national.com
12
LMH6525/LMH6526
Application Hints
(Continued)
thickness (d) en r (see Figure 2). When Checked under a
microscope: the thickness of the wires is 0.3 mm. The pitch
is 0.5 mm, while the ;r must be 1 for air. The impedance of
two parallel wires is given by this formula,
Z = (276/r) * log{(2*a)/d}
With the data above filled in this formula the result is:
Z = 144Ω
20110119
FIGURE 3. Laser Connection
The capacitance on the output lines should also be reduced
as much as possible. As always the loop area of the laser
current should be minimized and keep in mind that it is
important not to have vias in the current path of the output
lines. Via’s will introduce some inductance which lead to
extra overshoot on the pulse shape.
20110122
FIGURE 2. Parallel Wires
Both the measured and the calculated numbers matches
very closely. The impedance of the flex cable is a physical
parameter so when designing a transmission path using this
flex cable, the impedance of the total path must be based on
140Ω. There is another parameter which is the termination
resistance inside the LMH6525 or LMH6526 which is 100Ω.
When terminating the 140Ω transmission path with an impedance of 100Ω a mismatch will occur causing reflections
on the transmission line. To solve this problem it is possible
to connect directly at the input terminals of the part two
resistors of 20Ω one on every pin to keep it symmetrical.
Normally this causes signal loss over the total extra series
resistance of 40Ω when using a voltage source for driving
the transmission line. An advantage of a LVDS source is it’s
current nature. The current of a LVDS output is 3.5 mA and
this current produces across a resistor of 140Ω a voltage of
490 mV, while this voltage across the 100Ω internal termination resistor of the part remains at 350 mV, which is conform
the LVDS standard. With the usage of a series resistance of
40Ω and the termination resistor of 100Ω the total termination resistance now matches the line impedance and reflections will be as low as possible. A helpful tool for calculating
impedances of transmission lines is the: ‘Transmission Line
Rapidesigner’ available from the National Semiconductor
Interface Products Group. Application Note AN-905 details
the use of this handy software tool.
The Read Enable and Enable inputs are slower and much
less critical. The Oscillator Enable input is toggled in combination with the write pulse so special attention should be
given to this signal to insure it is routed cleanly. It may be
desirable to put a termination resistor close to the LMH6526
for the Enable Oscillator line, to achieve the best turn-on and
turn-off performance of the oscillator.
DECOUPLING CAPACITORS
As mentioned before, the decoupling capacitors are critical
to the performance of the part. The output section above
mentioned that the power-side decoupling capacitor should
be as close as possible to the VDD and GND pins and that
the B output should pass under the decoupling capacitor.
Similarly the analog-side decoupling capacitor should be as
close as possible to the VDDA and GNDA pins. Figure 4
shows a layout where the analog (VDDA and GNDA) decoupling cap C1 is placed next to pins 6 and 7. (Note the layout
is rotated 90 degrees from the last figure.) The ground
extends into a plane that should connect to the oscillator
amplitude and current setting resistors. C2 is the power-side
decoupling capacitor and it can be seen placed as close to
the VDD and GNDB pins as possible while straddling the B
output trace. This layout has also provided for a second
power decoupling capacitor C3 that connects from VDD to a
different GND copper pour. It must be noted that the two
ground planes extending from C2 and C3 must be tied
together. This will be shown in the thermal section below.
Bear in mind that the closeness of the parts to the LMH6525/
6526 may be dictated by manufacturing rework considerations such that the LMH6525/6526 can be de-soldered with
a hot-air rework station without the need to remove the
capacitors. The relevant manufacturing organization can
provide guidelines for this minimum spacing.
OUTPUTS
In order to achieve the fastest output rise times the layout of
the output lines should be short and tight (see Figure 3). It is
intended that the Output B trace be routed under the decoupling capacitor and that the ground return for the laser be
closely coupled to the output and terminated at the ground
side of the decoupling capacitor.
13
www.national.com
LMH6525/LMH6526
Application Hints
that the unused pins on the part can also be used to connect
a copper pour area to the Die Attach Pad. Figure 5 Heat
Sinking (with the same orientation as the first layout example) shows using the unused pin to provide a thermal path
to copper pour heat sinks. In this layout the analog ground
has been separated from the power ground so pin 7 is not
connected to the Die Attach Paddle even though it would
help remove heat from the part. The above layout is based
on a single-sided circuit board. If a dual-sided circuit board
was used there would also be vias on the Die Attach Pad
that would conduct heat to a copper plane on the bottom side
of the board.
(Continued)
20110121
FIGURE 4. Decoupling Capacitors
OSCILLATOR RESISTORS
The resistors and/or potentiometers used to set oscillator
frequency or amplitude should be as close to the part as
possible. If the grounds are split when using a single-sided
flex circuit, it is essential that these resistors and potentiometers share the same ground as the GNDA pin and decoupling capacitor.
THERMAL
As mentioned previously, the primary way to get heat out of
the LLP package is by the large Die Attach Pad at the center
of the part’s underside. On two-layer circuits this can be
done with vias. On single-sided circuits the pad should connect with a copper pour to either the GND pin or, if a better
thermal path can be achieved, with the VDD pins. Be aware
www.national.com
20110120
FIGURE 5. Heat Sinking
14
inches (millimeters) unless otherwise noted
28-Pin LLP
NS Package Number SPA28A
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves
the right at any time without notice to change said circuitry and specifications.
For the most current product information visit us at www.national.com.
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS
WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR
CORPORATION. As used herein:
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the body, or
(b) support or sustain life, and whose failure to perform when
properly used in accordance with instructions for use
provided in the labeling, can be reasonably expected to result
in a significant injury to the user.
2. A critical component is any component of a life support
device or system whose failure to perform can be reasonably
expected to cause the failure of the life support device or
system, or to affect its safety or effectiveness.
BANNED SUBSTANCE COMPLIANCE
National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products
Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain
no ‘‘Banned Substances’’ as defined in CSP-9-111S2.
Leadfree products are RoHS compliant.
National Semiconductor
Americas Customer
Support Center
Email: [email protected]
Tel: 1-800-272-9959
www.national.com
National Semiconductor
Europe Customer Support Center
Fax: +49 (0) 180-530 85 86
Email: [email protected]
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790
National Semiconductor
Asia Pacific Customer
Support Center
Email: [email protected]
National Semiconductor
Japan Customer Support Center
Fax: 81-3-5639-7507
Email: [email protected]
Tel: 81-3-5639-7560
LMH6525/LMH6526 Four–Channel Laser Diode Driver with Dual Output
Physical Dimensions