LMF90 4th-Order Elliptic Notch Filter Y General Description The LMF90 is a fourth-order elliptic notch (band-reject) filter based on switched-capacitor techniques. No external components are needed to define the response function. The depth of the notch is set using a two-level logic input, and the width is programmed using a three-level logic input. Two different notch depths and three different ratios of notch width to center frequency may be programmed by connecta b ing these pins to V , ground, or V . Another three-level logic pin sets the ratio of clock frequency to notch frequency. An internal crystal oscillator is provided. Used in conjunction with a low-cost color TV crystal and the internal clock frequency divider, a notch filter can be built with center frequency at 50 Hz, 60 Hz, 100 Hz, 120 Hz, 150 Hz, or 180 Hz for rejection of power line interference. Several LMF90s can be operated from a single crystal. An additional input is provided for an externally-generated clock signal. Y Y Key Specifications Y Y Y Y Y Y Y Y Y Y Center frequency set by external clock or on-board clock oscillator f0 Range 0.1 Hz to 30 kHz f0 accuracy over full temperature range (max) 1.5% g 2V to g 7.5V or 4V to 15V Supply voltage range Passband Ripple (typ) 0.25 dB Attenuation at f0 (typ) 39 dB or 48 dB (selectable) fCLK: f0 100:1, 50:1, or 33.3:1 Notch Bandwidth (typ) 0.127 f0, 0.26 f0, or 0.55 f0 Output offset voltage (max) 120 mV Applications Y Features No external components needed to set response characteristics Notch width, attenuation, and clock-to-center-frequency ratio independently programmable 14 pin 0.3× wide package Y Automatic test equipment Communications Power line interference rejection Typical Connection Connection Diagram 60 Hz Notch Filter Dual-In-Line and Small Outline Packages TL/H/10354 – 2 Top View TL/H/10354 – 1 C1995 National Semiconductor Corporation TL/H/10354 Order Number LMF90CCN, LMF90CIWM, LMF90CCWM, LMF90CIJ, LMF90CCJ, LMF90CIN, LMF90CMJ or LMF90CMJ/883 See NS Package Number J14A, M14B or N14A RRD-B30M115/Printed in U. S. A. LMF90 4th-Order Elliptic Notch Filter December 1994 2 b 1800V 2000V 500 mW 150§ C b 65§ C to a 150§ C 260§ C 300§ C Operating Ratings (Notes 2 & 3) Temperature Range TMIN s TA s TMAX LMF90CCN, LMF90CCWM, LMF90CCJ 0§ C s TA s a 70§ C LMF90CIJ, LMF90CIWM, LMF90CIN b 40§ C s TA s a 85§ C b 55§ C s TA s a 125§ C LMF90CMJ, LMF90CMJ/883 Supply Voltage Range 4.0V to 15.0V Storage Temperature Range Junction Temperature Soldering Information (Note 4) N Package (Soldering, 10 sec.) J Package (Soldering, 10 sec.) Clock-to-CenterFrequency Ratio fCLK/fO1 HON fCLK/fO3 Passband Gain Clock Frequency Range fCLK fCLK/fO2 Center Frequency Range Parameter fO Symbol b Pin 6 Pin 6 Pins 4 and 5 b a DC and 20 kHz, W e D e V , R e V , fCLK e 167 kHz W e D e R e GND, fCLK e 250 kHz a b W e V , D e GND, R e V , fCLK e 500 kHz a WeDeV ,ReV , fCLK e 167 kHz W e D e R e GND, fCLK e 250 kHz a b W e V , D e GND, R e V , fCLK e 500 kHz Conditions TA e TMIN to TMAX; all other limits TA e TJ e 25§ C. g 0.2 g 0.2 g 0.2 0 0 100.5 g 1% 50.25 g 1% 33.5 g 1% 1.5 4.0 30 Tested Limit (Note 8) 0 10 0.1 Typ (Note 7) g 0.2 g 0.2 g 0.2 100.5 g 1.5% 50.25 g 1.5% 33.5 g 1.5% 1.5 4.0 30 Design Limit (Note 9) LMF90CCJ, LMF90CCN, LMF90CCWM 0 0 0 10 0.1 Typ (Note 7) g 0.2 g 0.2 g 0.2 100.5 g 1.5% 50.25 g 1.5% 33.5 g 1.5% 1.5 4.0 30 Tested Limit (Note 8) Design Limit (Note 9) LMF90CIJ, LMF90CIWM, LMF90CIN, LMF90CMJ Units (Limit) dB (Max) dB (Max) dB (Max) (Max) (Max) (Max) Hz (Min) MHz (Max) MHz (Max) Hz (Min) kHz (Max) AC Electrical Characteristics The following specifications apply for V a e a 5V and Vb e b5V unless otherwise specified. Boldface limits apply for Power Dissipation (Note 5) ESD Susceptability (Note 6) Pin 9 All Other Pins b 0.3V to a 16V Supply Voltage (VS e V b V ) b a Voltage at any Input or Output V b0.3V to V a 0.3V Input Current at any Pin (Note 10) 5 mA Package Input Current (Note 10) 20 mA a Absolute Maximum Ratings (Notes 1 & 3) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. 3 a a b b Conditions Ratio of Passband W e D e V , R e V , Width to Center fCLK e 167 kHz Frequency W e D e R e GND, fCLK e 250 kHz a b W e V , D e GND, R e V , e 500 kHz fCLK Parameter Additional Center Frequency Gain Tests at fO1 a W e GND, D e V , R e V , fCLK e 167 kHz a b a WeV ,DeV ,ReV , fCLK e 167 kHz b a W e V , D e GND, R e V , e 167 kHz fCLK W e D e GND, R e V a , fCLK e 167 kHz W e V a , D e GND,R e V a , fCLK e 167 kHz b AMin1 @ fO1 Gain at WeDeV ,ReV , Center Frequency fCLK e 167 kHz AMin2 @ fO2 W e D e R e GND, fCLK e 250 kHz a b AMin3 @ fO3 W e V , D e GND, R e V , e fCLK 500 kHz PBW Symbol Design Limit (Note 9) b 30 b 30 b 30 b 35 b 35 b 36 b 42 b 48 b 48 b 36.5 b 48 b 36 b 36.5 b 48 0.550 g 0.05 0.550 g 0.05 b 35 b 35 b 30 b 30 b 30 b 36.5 b 36.5 b 30 0.265 g 0.025 0.265 g 0.025 0.1275 g 0.0175 0.1275 g 0.0175 Tested Limit (Note 8) LMF90CCJ, LMF90CCN, LMF90CCWM b 48 b 48 b 42 b 36 b 36 b 48 b 48 b 39 Typ (Note 7) b 35 b 35 b 30 b 30 b 30 b 36.5 b 36.5 b 30 0.550 g 0.05 0.265 g 0.025 0.1275 g 0.0175 Tested Limit (Note 8) Design Limit (Note 9) LMF90CIJ, LMF90CIWM, LMF90CIN, LMF90CMJ e a 5V and Vb e b 5V unless otherwise specified. Boldface limits apply for b 30 a b 39 Typ (Note 7) AC Electrical Characteristics The following specifications apply for V TA e TMIN to TMAX; all other limits TA e TJ e 25§ C. (Continued) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) (Max) (Max) (Max) Units (Limit) 4 Gain at f3 e 0.995 fO1 Gain at f4 e 1.005 fO1 Gain at f3 e 0.992 fO2 Gain at f4 e 1.008 fO2 Gain at f3 e 0.982 fO3 Gain at f4 e 1.018 fO3 Passband Ripple A3b A4b A3c A4c Amax1 Additional Center Frequency Gain Tests at fO3 Additional Center Frequency Gain Tests at fO2 Parameter A3a A4a Symbol b b b 35 b 48 b 41 b 41 0.25 0.25 0.25 0.25 f5 e 0.914 fO1 f6 e 1.094 fO1 a b W e V , D e GND, R e V fCLK e 500 kHz b a WeDeV ,ReV , fCLK e 167 kHz 0.9 0 0.9 0 b 35 b 35 b 35 b 35 b 30 b 30 b 30 b 42 b 41 b 41 b 30 b 36 b 35 b 48 b 30 b 30 b 42 b 36 b 30 b 36 b 30 b 30 b 36 b 36 b 30 Tested Limit (Note 8) b 36 Typ (Note 7) 0.9 0 0.9 0 b 35 b 35 b 35 b 35 b 30 b 30 b 35 b 30 b 30 b 30 b 30 b 35 b 30 b 30 b 30 b 30 Design Limit (Note 9) LMF90CCJ, LMF90CCN, LMF90CCWM 0.25 0.25 0.25 0.25 b 41 b 41 b 40 b 40 b 41 b 41 b 48 b 42 b 36 b 36 b 36 b 48 b 42 b 36 b 36 b 36 Typ (Note 7) 0.9 0 0.9 0 b 35 b 35 b 35 b 35 b 30 b 30 b 35 b 30 b 30 b 30 b 30 b 35 b 30 b 30 b 30 b 30 Tested Limit (Note 8) Design Limit (Note 9) LMF90CIJ, LMF90CIWM, LMF90CIN, LMF90CMJ e a 5V and Vb e b 5V unless otherwise specified. Boldface limits apply for b 40 b 40 a W e D e R e GND, fCLK e 250 kHz b a WeDeV ,ReV , fCLK e 167 kHz WeDeReV , fCLK e 500 kHz b b W e GND, D e V , R e V , fCLK e 500 kHz a b b WeV ,DeV ,ReV , fCLK e 500 kHz b b W e V , D e GND, R e V , fCLK e 500 kHz W e D e GND, R e Vb, fCLK e 500 kHz b W e V , D e V , R e GND, fCLK e 250 kHz b W e GND, D e V , R e GND, fCLK e 250 kHz a b W e V , D e V , R e GND, e 250 kHz fCLK b W e V , D e R e GND, fCLK e 250 kHz a W e V , D e R e GND, fCLK e 250 kHz Conditions AC Electrical Characteristics The following specifications apply for V TA e TMIN to TMAX; all other limits TA e TJ e 25§ C. (Continued) dB (Max) dB (Min) dB (Max) dB (Min) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) dB (Max) Units (Limit) 5 Passband Ripple Output Noise AMax3 En Output Buffer Gain Bandwidth Output Buffer Slew Rate Maximum Capacitive Load GBW SR CL Clock Feedthrough Passband Ripple Parameter AMax2 Symbol 0.25 0.25 f6 e 1.428 fO3 200 3 1 50 250 670 370 0.25 0.25 f5 e 0.700 fO3 0.25 0.25 f6 e 1.205 fO2 Typ (Note 7) 0.9 0 0.9 0 0.9 0 0.9 0 Tested Limit (Note 8) 0.9 0 0.9 0 0.9 0 0.9 0 Design Limit (Note 9) LMF90CCJ, LMF90CCN, LMF90CCWM 200 3 1 50 250 670 370 0.25 0.25 0.25 0.25 0.25 0.25 0.26 0.25 Typ (Note 7) 0.9 0 0.9 0 0.9 0 0.9 0 Tested Limit (Note 8) Design Limit (Note 9) LMF90CIJ, LMF90CIWM, LMF90CIN, LMF90CMJ Units (Limit) pF V/ms MHz mVp –p mVrms mVrms mVrms dB (Max) dB (Min) dB (Max) dB (Min) dB (Max) dB (Min) dB (Max) dB (Min) e a 5V and Vb e b 5V unless otherwise specified. Boldface limits apply for 0.25 0.25 a f5 e 0.830 fO2 20 kHz Bandwidth b a W e D e V , R e V , fCLK e 167 kHz W e D e R e GND, fCLK e 250 kHz a b W e V , D e GND, R e V , e fCLK 500 kHz a b W e V , D e GND, R e V fCLK e 500 kHz W e D e R e GND, fCLK e 250 kHz Conditions AC Electrical Characteristics The following specifications apply for V TA e TMIN to TMAX; all other limits TA e TJ e 25§ C. (Continued) 6 Power Supply Current Output Offset Voltage Output Voltage Swing Logical ‘‘Low’’ Input Voltage Logical ‘‘GND’’ Input Voltage Logical ‘‘High’’ Input Voltage Input Current Logical ‘‘0’’ Input Voltage, Pins 5 and 6 Logical ‘‘1’’ Input Voltage, Pins 5 and 6 Logical ‘‘0’’ Input Voltage, Pin 6 Logical ‘‘1’’ Input Voltage, Pin 6 Logical ‘‘0’’ Output Voltage, Pin 6 Logical ‘‘1’’ Output Voltage, Pin 6 VOS VOUT VI1 VI2 VI3 IIN VIL VIH VIL VIH VOL VOH Parameter IS Symbol a a XLS e V , lIOUTl e 4 mA b b V b V e 10V, XLS e V or a b V e a 5V, V e 0V, XLS e a 2.5V a Pin 5, XLS e V or Pin 6, XLS e GND a Pins 1, 2, 3, 7, and 10 Pins 1, 2, 3, and 7 Pins 1, 2, 3, 7, and 10 Pins 1, 2, 3, 7, and 10 RL e 5 kX W e D e V , R e V , fCLK e 167 kHz W e D e R e GND, fCLK e 250 kHz a b W e V , D e GND, R e V , e fCLK 500 kHz b fCLK e 500 kHz, VIN1 e VIN2 e GND Conditions a a 4.0 b 4.0 a 2.0 a 0.8 a 4.0 b 4.0 g 10 a 4.0 a 1.0 b 1.0 b 4.0 g 4.0 g 170 g 80 a 4.2, b 4.7 g 140 g 60 5.0 g 120 g 50 2.35 Tested Limit (Note 8) a 4.0 b 4.0 a 2.0 a 0.8 a 4.0 b 4.0 g 10 a 4.0 a 1.0 b 1.0 b 4.0 g 4.0 g 170 g 140 g 120 5.0 Design Limit (Note 9) LMF90CCJ, LMF90CCN, LMF90CCWM a 4.2, b 4.7 g 80 g 60 g 50 2.35 Typ (Note 7) a 4.0 b 4.0 a 2.0 a 0.8 a 4.0 b 4.0 g 10 a 4.0 a 1.0 b 1.0 b 4.0 g 4.0 g 170 g 140 g 120 5.0 Tested Limit (Note 8) Design Limit (Note 9) LMF90CIJ, LMF90CIWM, LMF90CIN, LMF90CMJ V (Min) V (Max) V (Min) V (Max) V(Min) V (Max) mA (Max) V (Min) V (Max) V (Min) V (Max) V (Min) mV (Max) mV (Max) mV (Max) mA (Max) Units (Limit) e a 5V and Vb e b 5V unless otherwise specified. Boldface Limits Apply for Typ (Note 7) DC Electrical Characteristics The following specifications apply for V TA e TMIN to TMAX; all other limits TA e TJ e 25§ C. DC Electrical Characteristics (Continued) Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Note 2: Operating Ratings indicate conditions for which the device is intended to be functional. These ratings do not guarantee specific performance limits, however. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Note 3: All voltages are measured with respect to GND unless otherwise specified. Note 4: See AN450 ‘‘Surface Mounting Methods and Their Effect on Product Reliability’’ or the section titled ‘‘Surface Mount’’ found in any current Linear Data Book for other methods of soldering surface mount devices. Note 5: The maximum power dissipation must be derated at elevated temperatures and is dictated by TJMAX, HJA and the ambient temperature, TA. The maximum allowable power dissipation at any temperature is PD e (TJMAX b TA)/HJA or the number given in the Absolute Maximum Ratings, whichever is lower. For this device, TJMAX e 150§ C, and the typical thermal resistance (HJA) when board mounted is 61§ C/W for the LMF90CCN and CIN, 134§ C/W for the LMF90CCWM and CWIM and 59§ C/W for the LMF90CCJ, CIJ and CMJ. Note 6: Human body model, 100 pF discharged through a 1.5 kX resistor. Note 7: Typicals are at TJ e 25§ C and represent the most likely parametric norm. Note 8: Tested Limits are guaranteed and 100% tested. Note 9: Design Limits are guaranteed, but not 100% tested. b a Note 10: When the input voltage (VIN) at any pin exceeds the power supplies (VIN k V or VIN l V ), the current at that pin should be limited to 5 mA. The 20 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 5 mA to four. 7 Typical Performance Characteristics Notch Depth vs Clock Frequency Notch Depth vs Supply Voltage Notch Depth vs Temperature Power Supply Current vs Power Supply Voltage Power Supply Current vs Temperature Offset Voltage vs Clock Frequency Offset Voltage vs Supply Voltage Offset Voltage vs Temperature Passband Width vs Clock Frequency Passband Width vs Supply Voltage Passband Width vs Temperature Stopband Width vs Clock Frequency TL/H/10354 – 3 8 Typical Performance Characteristics (Continued) Stopband Width vs Supply Voltage Stopband Width vs Temperature Clock-to-Center-Frequency Ratio Deviation vs Clock Frequency Clock-to-Center-Frequency Ratio Deviation vs Supply Voltage Clock-to-Center-Frequency Ratio Deviation vs Temperature Output Swing vs Supply Voltage Positive Output Voltage Swing vs Load Resistance Negative Output Voltage Swing vs Load Resistance Positive Output Swing vs Temperature Negative Output Swing vs Temperature TL/H/10354 – 4 9 Pin Descriptions V W (Pin 1) This three-level logic input sets the width of the notch. Notch width is fc2 – fc1 (see Figure a 1 ). When W is tied to V (pin 14), GND (pin b 13), or V (pin 8), the notch width is 0.55 f0, 0.26 f0, or 0.127 f0, respectively. R (Pin 2) This three-level logic input sets the ratio of the clock frequency (fCLK) to the center frea quency (f0). When R is tied to V , GND, or b V , the clock-to-center-frequency ratio is 33.33:1, 50:1, or 100:1, respectively. LD (Pin 3) This three-level logic input sets the division factor of the clock frequency divider. When a b LD is tied to V , GND, or V , the division factor is 716, 596, or 2, respectively. XTAL2 (Pin 4) This is the output of the internal crystal oscillator. When using the internal oscillator, the crystal should be tied between XTAL2 and XTAL1. (The capacitors are internalÐ no external capacitors are needed for the oscillator to operate.) When not using the internal oscillator this pin should be left open. XTAL1 (Pin 5) This is the crystal oscillator input. When using the internal oscillator, the crystal should be tied between XTAL1 and XTAL2. XTAL1 can also be used as an input for an external a b clock signal swinging from V to V . The frequency of the crystal or the external clock will be divided internally by the clock divider as determined by the programming voltage on pin 3. CLK (Pin 6) This is the filter clock pin. The clock signal appearing on this pin is the filter clock (fCLK). When using the internal crystal oscillator or an external clock signal applied to a pin 5 while pin 7 is tied to V , the CLK pin is the output of the divider and can be used to drive other LMF90s with its rail-to-rail output swing. When not using the internal crystal oscillator or an external clock on pin 5, the CLK pin can be used as a CMOS or TTL clock input provided that pin 7 is tied to b GND or V . For best performance, the duty cycle of a clock signal applied to this pin should be near 50%, especially at higher clock frequencies. XLS (Pin 7) This is a three-level logic pin. When XLS is a tied to V , the crystal oscillator and frequency divider are enabled and CLK (pin 6) is an output. When XLS is tied to GND (pin 13), the crystal oscillator and frequency divider are disabled and pin 6 is an input for a b a clock swinging between V and V . When b XLS is tied to V , the crystal oscillator and frequency divider are disabled and pin 6 is a TTL level clock input for a clock signal a swinging between GND and V or between b V and GND. b (Pin 8) VOUT (Pin 9) D (Pin 10) This is the negative power supply pin. It should be bypassed with at least a 0.1 mF capacitor. For single-supply operation, connect this pin to system ground. This is the filter output. This two-level logic input is used to set the depth of the notch (the attenuation at f0). b When D is tied to GND or V , the typical notch depth is 48 dB or 39 dB, respectively. Note, however, that the notch depth is also dependent on the width setting (pin 1). See the Electrical Characteristics for tested limits. VIN2 (Pin 11) This is the input to the difference amplifier section of the notch filter. VIN1 (Pin 12) This is the input to the internal bandpass filter. This pin is normally connected to pin 11. For wide bandwidth applications, an anti-aliasing filter can be inserted between pin 11 and pin 12. This is the analog ground reference for the LMF90. In split supply applications, GND should be connected to the system ground. When operating the LMF90 from a single positive power supply voltage, pin 13 should be connected to a ‘‘clean’’ refera ence voltage midway between V and b V . This is the positive power supply pin. It should be bypassed with at least a 0.1 mF capacitor. GND (Pin 13) V a (Pin 14) 1.0 Definition of Terms Amax: the maximum amount of gain variation within the filter’s passband (See Figure 1 ). For the LMF90, AMax is nominally equal to 0.25 dB. Amin: the minimum attenuation within the notch’s stopband. (See Figure 1 ). This parameter is adjusted by programming voltage applied to pin 10 (D). Bandwidth (BW) or Passband Width: the difference in frequency between the notch filter’s two cutoff frequencies. Cutoff Frequency: for a notch filter, one of the two frequencies, fC1 and fC2 that define the edges of the passband. At these two frequencies, the filter has a gain equal to the passband gain. fCLK: the frequency of the clock signal that appears at the CLK pin. This frequency determines the filter’s center frequency. Depending on the programming voltage on pin 2 (R), fCLK will be either 33.33, 50, or 100 times the center frequency of the notch. f0 or fNotch: the center frequency of the notch filter. This frequency is measured by finding the two frequencies for which the gain b3 dB relative to the passband gain, and calculating their geometrical mean. Passband: for a notch filter, frequencies above the upper cutoff frequency (fC2 in Figure 1 ) and below the lower cutoff frequency (fC1 in Figure 1 ). 10 1.0 Definition of Terms (Continued) 2.0 Applications Information Passband Gain: the notch filter’s gain for signal frequencies near dc or fCLK/2. The passband gain of a notch filter is also called ‘‘HON’’. For the LMF90, the passband gain is nominally 0 dB. Passband Ripple: the variation in gain within the filter’s passband. Stopband: for a notch filter, the range of frequencies for which the attenuation is at least Amin (fS1 to fS2) in Figure 1 ). Stop Frequency: one of the two frequencies (fS1 and fS2) at the edges of the notch’s stopband. Stopband Width (SBW): the difference in frequency between the two stopband edges (fS2 – fS1). 2.1 FUNCTIONAL DESCRIPTION The LMF90 uses switched-capacitor techniques to realize a fourth-order elliptic notch transfer function with 0.25 dB passband ripple. No external components other than supply bypass capacitors and a clock (or crystal) are required. As is evident from the block diagram, the analog signal path consists of a fourth-order bandpass filter and a summing amplifier. The analog input signal is applied to the input of the bandpass filter, and to one of the summing amplifier inputs. The bandpass filter’s output drives the other summing amplifier input. The output of the summing amplifier is the difference between the input signal and the bandpass output, and has a notch filter characteristic. Notch width and depth are controlled by the dc programming voltages applied to two pins (1 and 10), and the center frequency is proportional to the clock frequency, which may be generated externally or internally with the aid of an external crystal. The clock-to-center-frequency ratio can be one of three different values, and is selected by the voltage on a three-level logic input (pin 2). The clock signal passes through a digital frequency divider circuit that can divide the clock frequency by any of three different factors before it reaches the filters. This divider can also be disabled, if desired. Pin 7 enables and disables the frequency divider and also configures the clock inputs for operation with an external CMOS or TTL clock or with the internal oscillator circuit. TL/H/10354 – 5 FIGURE 1. General Form of Notch Response TL/H/10354 – 6 FIGURE 2. LMF90 Block Diagram 11 2.0 Applications Information (Continued) 2.2 PROGRAMMING PINS 2.3 DIGITAL INPUTS AND OUTPUTS The LMF90 has five control pins that are used to program the filter’s characteristics via a three-level logic scheme. In a dual-supply applications, these inputs are tied to either V , b V , or GND in order to select a particular set of characteristics. For example, the W input (pin 1) sets the filter’s passband width to 0.55 f0, 0.26 f0 or 0.127 f0 when the W input is a b b connected to V , GND, or V , respectively. Applying V and GND to the D input (pin 10) will set the notch depth to 40 dB or 30 dB, respectively. The R input (pin 2) is another three-level logic input, and it sets the clock-to-center-frequency ratio to 33.33:1, 50:1, or a b 100:1 for input voltages equal to V , GND, or V , respectively. Note that the clock frequency referred to here is the frequency at the CLK pin and at the frequency divider output (if used). This is different from the frequency at the divider’s input. LD (pin 3) sets the frequency divider’s division factor a to either 716, 596, or 2 for input voltages equal to V , GND, b or V , respectively. XLS (pin 7) enables and disables the crystal oscillator and clock divider. When XLS is connected to the positive supply, the oscillator and divider are enabled, and CLK is the output of the divider and can drive the clock inputs of other LMF90s. When XLS is connected to GND, the oscillator and divider are disabled, and the CLK pin becomes a clock input for CMOS-level signals. Connecting XLS to the negative supply disables the oscillator and divider and causes CLK to operate as a TTL-level clock input. Using an external 3.579545 MHz color television crystal with the internal oscillator and divider, it is possible to build a power line frequency notch for 50 Hz or 60 Hz line frequencies or their second and third harmonics using the LMF90. A 60 Hz notch is shown in the Typical Application circuit on a the first page of this data sheet. Connecting LD to V changes the notch frequency to 50 Hz. Changing the clockto-center-frequency ratio to 50:1 results in a second-harmonic notch, and a 33:1 ratio causes the LMF90 to notch the third harmonic. Table I illustrates 18 different combinations of filter bandwidth, depth, and clock-to-center-frequency ratio obtained by choosing the appropriate W, D, and R programming voltages. As mentioned above, the CLK pin can serve as either an input or an output, depending on the programming voltage on XLS. When CLK is operating as a TTL input, it will operate properly in both dual-supply and single-supply applications, because it has two logic thresholdsÐone referred to b V , and one referred to GND. When operating as an output, CLK swings rail-to-rail (CMOS logic levels). XTAL1 and XTAL2 are the input and output pins for the internal crystal oscillator. When using the internal oscillator a (XLS connected to V ), the crystal is connected between these two pins. When the internal oscillator is not used, XTAL2 should be left open. XTAL1 can be used as an input b for an external CMOS-level clock signal swinging from V a to V . The frequency of the crystal or the external clock applied to XTAL1 will be divided by the internal frequency divider as determined by programming voltage on the LD pin. 2.4 SAMPLED-DATA SYSTEM CONSIDERATIONS OUTPUT STEPS Because the LMF90 uses switched-capacitor techniques, its performance differs in several ways from non-sampled (continuous) circuits. The analog signal at the input to the internal bandpass filter (pin 12) is sampled during each clock cycle, and, since the output voltage can change only once every clock cycle, the result is a discontinuous output signal. The bandpass output takes the form of a series of voltage ‘‘steps’’, as shown in Figure 3 . The steps are smaller when the clock frequency is much greater than the signal frequency. Switched-capacitor techniques are used to set the summing amplifier’s gain. Its input and feedback ‘‘resistors’’ are actually made from switches and capacitors. Two sets of these ‘‘resistors’’ are alternated during each clock cycle. Each time these gain-setting components are switched, there will be no feedback connected to the op amp for a short period of time (about 50 ns). This generates very low-amplitude output signals at fCLK a fIN, fCLK b fIN, 2 fCLK a fIN, etc. The amplitude of each of these intermodulation components will typically be at least 70 dB below the input signal amplitude and well beyond the spectrum of interest. TABLE I. Operation of LMF90 Programming Pins. Values given are for nominal levels of attenuation. R D V b GND V b (fCLK/f0 e 100) SBW/f0 Amin (dB) BW/f0 0.12 0.26 0.55 0.019 0.040 0.082 b 30 b 30 b 30 0.12 0.26 0.55 0.010 0.024 0.050 b 35 b 40 b 40 Amin (dB) BW/f0 b b 30 b 30 b 30 b b 35 b 40 b 40 W V GND a V V GND a V GND (fCLK/f0 e 50) 12 V a (fCLK/f0 e 33.33) SBW/f0 Amin (dB) BW/f0 SBW/f0 0.12 0.26 0.55 0.019 0.040 0.082 b 30 b 30 b 30 0.12 0.26 0.55 0.019 0.040 0.082 0.12 0.26 0.55 0.010 0.024 0.050 b 35 b 40 b 40 0.12 0.26 0.55 0.010 0.024 0.050 2.0 Applications Information (Continued) tion, however, so it is best to use the highest available clock-to-center-frequency ratio (100:1) and set the RC filter cutoff frequency to about 15 to 20 times the notch frequency. This will provide reasonable attenuation of high-frequency input signals, while avoiding degradation of the overall notch response. If the anti-aliasing filter’s cutoff frequency is too low, it will introduce phase shift and gain errors large enough to shift the frequency of the notch and reduce its depth. A cutoff frequency that is too high may not provide sufficient attenuation of unwanted high-frequency signals. ALIASING Another important characteristic of sampled-data systems is their effect on signals at frequencies greater than one-half the sampling frequency. (The LMF90’s sampling frequency is the same as the filter’s clock frequency. This is the frequency at the CLK pin). If a signal with a frequency greater than one-half the sampling frequency is applied to the input of a sampled-data system, it will be ‘‘reflected’’ to a frequency less than one-half the sampling frequency. Thus, an input signal whose frequency is fS/2 a 10 Hz will cause the system to respond as though the input frequency was fs/2 b 10 Hz. This phenomenon is known as ‘‘aliasing’’. Aliasing can be reduced or eliminated by limiting the input signal spectrum to less than fs/2. In some cases, it may be necessary to use a bandwidth limiting filter (often a simple passive RC low-pass) ahead of the bandpass input. Although the summing amplifier uses switched-capacitor techniques, it does not exhibit aliasing behavior, and the anti-aliasing filter need not be in its input signal path. The filter can be placed ahead of pin 12 as shown in Figure 4 , with the non-band limited input signal applied to pin 11. The output spectrum will therefore be wideband, although limited by the bandwidth of the summing amplifier’s output buffer amplifier (typically 1 MHz), even if fCLK is less than 1 MHz. Phase shift in the anti-aliasing filter will affect the accuracy of the notch transfer func- TL/H/10354 – 7 FIGURE 3. Output waveform of a switched-capacitor filter. Note the voltage steps caused by sampling at the clock frequency. TL/H/10354 – 8 FIGURE 4. Using a simple passive low-pass filter to prevent aliasing in the presence of high-frequency input signals. 13 2.0 Applications Information (Continued) At the maximum clock frequency of 1.5 MHz, the lowest typical value for the effective RIN at the VIN1 input is therefore 222 kX. Note that RIN increases as fCLK decreases, so the input impedance will be greater than or equal to this value. Source impedance should be low enough that this input impedance doesn’t significantly affect gain. The summing amplifier input impedance at VIN2 is calculated in a similar manner, except that CIN e 5.0 pF. This yields a minimum input impedance of 133 kX at VIN2. When both inputs are connected together, the combined input impedance will be 83.3 kX with a 1.5 MHz filter clock. NOISE Switched-capacitor filters have two kinds of noise at their outputs. There is a random, ‘‘thermal’’ noise component whose level is typically on the order of hundreds of microvolts. The other kind of noise is digital clock feedthrough. This will have an amplitude in the vicinity of 50 mV peak-topeak. In some applications, the clock noise frequency is so high compared to the signal frequency that it is unimportant. In other cases, clock noise may have to be removed from the output signal with, for example, a passive low-pass filter at the LMF90’s output pin. CLOCK FREQUENCY LIMITATIONS The performance characteristics of a switched-capacitor filter depend on the switching (clock) frequency. At very low clock frequencies (below 10 Hz), the time between clock cycles is relatively long, and small parasitic leakage currents cause the internal capacitors to discharge sufficiently to affect the filter’s offset voltage and gain. This effect becomes more pronounced at elevated operating temperatures. At higher clock frequencies, performance deviations are primarily due to the reduced time available for the internal operational amplifiers to settle. Best performance with high clock frequencies will be obtained when the filter clock’s duty cycle is 50%. The clock frequency divider, when used, provides a 50% duty cycle clock to the filter, but when an external clock is applied to CLK, it should have a duty cycle close to 50% for best performance. TL/H/10354 – 9 FIGURE 5. Simplified LMF90 bandpass section input stage. At frequencies well below the center frequency, the input impedance appears to be resistive. 2.5 POWER SUPPLY AND CLOCK OPTIONS The LMF90 is designed to operate from either single or dual power supply voltages from 5V to 15V. In either case, the supply pins should be well-bypassed to minimize any feedthrough of power supply noise into the filter’s signal path. Such feedthrough can significantly reduce the depth of the b notch. For operation from dual supply voltages, connect V (pin 8) to the negative supply, GND (pin 13) to the system a ground, and V to the positive supply. b For single supply operation, simply connect V to system ground and GND (Pin 13) to a ‘‘clean’’ reference voltage at mid-supply. This reference voltage can be developed with a pair of resistors and a capacitor as shown in Figures 10 through 16 . Note that for single supply operation, the threelevel logic inputs should be connected to system ground a b and V /2 instead of V and GND. The CLK input will operate properly with TTL-level clock signals when the LMF90 is powered from either single or dual supplies because it has b two TTL thresholds, one referred to the V pin and one referred to the GND pin. XLS should be connected to the b V pin when an external TTL clock is used. Figures 6 through 16 illustrate a wide variety of power supply and clock options. Input Impedance The input to the bandpass section of the LMF90 (VIN1) is similar to the switched-capacitor circuit shown in Figure 5 . During the first half of a clock cycle, the i1 switch closes, charging CIN to the input voltage VIN. During the second half-cycle, the i2 switch closes, and the charge on CIN is transferred to the feedback capacitor. At frequencies well below the clock frequency, the input impedance approximates a resistor whose value is 1 . CIN fCLK At the bandpass filter input, CIN is nominally 3.0 pF. For a worst-case calculation of effective RIN, assume CIN e 3.0 pF and fCLK e 1.5 MHz. Thus, RIN e RIN (Min) e 1 e 222 kX. 4.5 x 10b6 14 2.0 Applications Information (Continued) DUAL-SUPPLY CLOCK OPTIONS TL/H/10354 – 10 FIGURE 6. Dual supply; external CMOS-level clock. Internal frequency divider disabled. TL/H/10354 – 11 FIGURE 7. Dual supply; TTL-level clock. Internal frequency divider disabled. 15 2.0 Applications Information (Continued) DUAL-SUPPLY CLOCK OPTIONS TL/H/10354 – 12 FIGURE 8. Dual Supply; external CMOS-level clock. Internal frequency divider enabled. Output of logic divider available on pin 6. TL/H/10354 – 13 FIGURE 9. Dual supply; internal crystal clock oscillator. Internal frequency divider enabled. Output of logic divider available on pin 6. 16 2.0 Applications Information (Continued) SINGLE-SUPPLY CLOCK OPTIONS TL/H/10354 – 14 FIGURE 10. Single a 5V supply; external TTL-level clock. Internal frequency divider disabled. FIGURE 11. Single a 5V supply; external CMOS-level clock. Internal frequency divider enabled. Output of logic divider available on pin 6. 17 TL/H/10354 – 15 2.0 Applications Information (Continued) SINGLE-SUPPLY CLOCK OPTIONS TL/H/10354 – 16 FIGURE 12. Single a 10V supply; external TTL-level clock. Internal frequency divider disabled. TL/H/10354 – 17 FIGURE 13. Single a 10V supply; external CMOS-level clock. Internal frequency divider disabled. 18 2.0 Applications Information (Continued) SINGLE-SUPPLY CLOCK OPTIONS TL/H/10354 – 18 FIGURE 14. Single a 10V supply; external CMOS-level clock. Internal frequency divider enabled. Output of logic divider available on pin 6. TL/H/10354 – 19 FIGURE 15. Single a 5V or a 10V supply; internal crystal clock oscillator. Internal frequency divider enabled. Output of logic divider available on pin 6. 19 FIGURE 16. 50 Hz and 150 Hz Notch Filter TL/H/10354 – 20 Typical Application 20 Physical Dimensions inches (millimeters) 14 Lead Ceramic Dual-In-Line Package (J) Order Number LMF90CIJ, LMF90CMJ, LMF90CMJ/883 or LMF90CCJ NS Package Number J14A 14 Lead Molded Package, Small Outline, 0.300× Wide Order Number LMF90CCWM or LMF90CIWM NS Package Number M14B 21 LMF90 4th-Order Elliptic Notch Filter Physical Dimensions inches (millimeters) (Continued) 14 Lead Molded Dual-In-Line Package (N) Order Number LMF90CCN or LMF90CIN NS Package Number N14A LIFE SUPPORT POLICY NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Europe Fax: (a49) 0-180-530 85 86 Email: cnjwge @ tevm2.nsc.com Deutsch Tel: (a49) 0-180-530 85 85 English Tel: (a49) 0-180-532 78 32 Fran3ais Tel: (a49) 0-180-532 93 58 Italiano Tel: (a49) 0-180-534 16 80 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.