LTC694-3.3/LTC695-3.3 3.3V Microprocessor Supervisory Circuits U FEATURES ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ DESCRIPTIO UL Recognized File # E145770 Guaranteed Reset Assertion at VCC = 1V Pin Compatible with LTC694/LTC695 for 3.3V Systems 200µA Typical Supply Current Fast (30ns Typ) On-Board Gating of RAM Chip Enable Signals SO-8 and S16 Packages 2.90V Precision Voltage Monitor Power OK/Reset Time Delay: 200ms or Adjustable Minimum External Component Count 1µA Maximum Standby Current Voltage Monitor for Power-Fail or Low-Battery Warning Thermal Limiting Performance Specified Over Temperature ® U APPLICATIO S ■ ■ ■ ■ ■ The LTC®694-3.3/LTC695-3.3 provide complete 3.3V power supply monitoring and battery control functions. These include power-on reset, battery back-up, RAM write protection, power failure warning and watchdog timing. The devices are pin compatible upgrades of the LTC694/ LTC695 that are optimized for 3.3V systems. Operating power consumption has been reduced to 0.6mW (typical) and 3µW maximum in battery back-up mode. Microprocessor reset and memory write protection are provided when the supply falls below 2.9V. The RESET output is guaranteed to remain logic low with VCC as low as 1V. The LTC694-3.3/LTC695-3.3 power the active RAMs with a charge pumped NMOS power switch to achieve low dropout and low supply current. When primary power is lost, auxiliary power, connected to the battery input pin, powers the RAMs in standby through an efficient PMOS switch. For an early warning of impending power failure, the LTC694-3.3/LTC695-3.3 provide an internal comparator with a user-defined threshold. An internal watchdog timer is also available, which forces the reset pins to active states when the watchdog input is not toggled prior to a preset time-out period. 3.3V Low Power Systems Critical µP Power Monitoring Intelligent Instruments Battery-Powered Computers and Controllers Automotive Systems , LTC and LT are registered trademarks of Linear Technology Corporation. U TYPICAL APPLICATIO LT1129-3.3 VIN VOUT + 1µF OUT SENSE 5 3.3V VCC + 100µF 0.1µF SHDN GND LTC695-3.3 VBATT 2.4V 51k PFI 18k MICROPROCESSOR RESET, BATTERY BACK-UP, RAM WRITE PROTECTION, POWER WARNING AND WATCHDOG TIMING ARE ALL IN A SINGLE CHIP FOR 3.3V MICROPROCESSOR SYSTEM VOUT CE IN CE OUT RESET PFO GND WDI POWER TO µP CMOS RAM POWER 0.1µF µP SYSTEM DECODER OUTPUT RAM CS µP RESET µP NMI I/O LINE 100Ω 0.1µF RESET OUTPUT VOLTAGE (V) VIN ≥ 5V RESET Output Voltage vs Supply Voltage 4 3 2 1 0 694/5-3.3 TA01 0 1 3 4 2 SUPPLY VOLTAGE (V) 5 694/5-3.3 TA02 1 LTC694-3.3/LTC695-3.3 W W W AXI U U ABSOLUTE RATI GS (Notes 1 and 2) Terminal Voltage VCC ...................................................... – 0.3V to 6V VBATT .................................................. – 0.3V to 6V All Other Inputs .................. – 0.3V to (VOUT + 0.3V) Input Current VCC .............................................................. 100mA VBATT ............................................................ 25mA GND .............................................................. 10mA U W U PACKAGE/ORDER I FOR ATIO TOP VIEW VBATT 1 16 RESET VOUT 2 15 RESET VCC 3 14 WDO GND 4 13 CE IN VOUT Output Current ................. Short-Circuit Protected Power Dissipation ............................................. 500mW Operating Temperature Range LTC694C-3.3/LTC695C-3.3 .................. 0°C to 70°C LTC694I-3.3/LTC695I-3.3 ............... – 40°C to 85°C Storage Temperature Range ................ – 65°C to 150°C Lead Temperature (Soldering, 10 sec)................. 300°C (Note 3) ORDER PART NUMBER LTC695CN-3.3 LTC695IN-3.3 VBATT 1 16 RESET VOUT 2 15 RESET VCC 3 14 WDO GND 4 13 CE IN BATT ON 5 12 CE OUT LOW LINE 6 11 WDI LOW LINE 6 11 WDI OSC IN 7 10 PFO OSC IN 7 10 PFO OSC SEL 8 9 TJMAX = 110°C, θJA = 130°C/W TJMAX = 110°C, θJA = 130°C/W LTC694CN8-3.3 LTC694IN8-3.3 TOP VIEW 1 9 PFI SW PACKAGE 16-LEAD PLASTIC WIDE SO N PACKAGE 16-LEAD PDIP VOUT LTC695CSW-3.3 LTC695ISW-3.3 12 CE OUT BATT ON 5 OSC SEL 8 PFI ORDER PART NUMBER TOP VIEW 8 VBATT VCC 2 7 RESET GND 3 6 WDI PFI 4 5 PFO LTC694CS8-3.3 LTC694IS8-3.3 TOP VIEW VOUT 1 8 VBATT VCC 2 7 RESET GND 3 6 WDI 4 5 PFO PFI N8 PACKAGE 8-LEAD PDIP S8 PART MARKING S8 PACKAGE 8-LEAD PLASTIC SO 6943 694I3 TJMAX = 110°C, θJA = 180°C/W TJMAX = 110°C, θJA = 130°C/W Consult factory for Military grade parts. U PRODUCT SELECTIO GUIDE LTC694-3.3 LTC695-3.3 LTC690 LTC691 LTC694 LTC695 LTC699 LTC1232 LTC1235 2 PINS 8 16 8 16 8 16 8 8 16 RESET THRESHOLD (V) 2.90 2.90 4.65 4.65 4.65 4.65 4.65 4.37/4.62 4.65 WATCHDOG TIMER X X X X X X X X X BATTERY BACK-UP X X X X X X POWER-FAIL WARNING X X X X X X RAM WRITE PROTECT X X X PUSH-BUTTON RESET CONDITIONAL BATTERY BACK-UP X X X X X X LTC694-3.3/LTC695-3.3 ELECTRICAL CHARACTERISTICS The ● denotes specifications which apply over the operating temperature range, otherwise specifications are at TA = 25°C. VCC = 3.3V, VBATT = 2V, unless otherwise noted. PARAMETER CONDITIONS MIN TYP MAX UNITS 5.50 2.75 V V Battery Back-Up Switching Operating Voltage Range VCC VBATT VOUT Output Voltage IOUT = 1mA ● ● 3.0 1.5 ● VCC – 0.1 VCC – 0.2 VCC – 0.01 VCC – 0.01 V V IOUT = 50mA ● VCC – 0.8 VCC – 0.4 V VOUT in Battery Back-Up Mode IOUT = 250µA, VCC < VBATT ● VBATT – 0.1 VBATT – 0.02 V Supply Current (Exclude IOUT) IOUT ≤ 50mA, VCC = 3.6V Supply Current in Battery Back-Up Mode Battery Standby Current (+ = Discharge, – = Charge) ● 0.2 0.2 0.6 1.0 mA mA ● 0.04 0.04 1 5 µA µA 0.02 0.10 µA µA VCC = 0V, VBATT = 2V 3.6V > VCC > VBATT + 0.2V ● Battery Switchover Threshold (VCC – VBATT) – 0.02 – 0.10 Power Up Power Down 70 50 Battery Switchover Hysteresis mV mV 20 BATT ON Output Voltage (Note 4) ISINK = 800µA ● BATT ON Output Short-Circuit Current (Note 4) BATT ON = VOUT, Sink Current BATT ON = 0V, Source Current ● 0.5 ● mV 0.3 V 25 1 25 mA µA 2.8 2.9 3.0 V ● 160 140 200 200 240 280 ms ms ● 1.2 1.0 1.6 1.6 2.0 2.25 sec sec ● 80 70 100 100 120 140 ms ms ● ● 4032 960 4097 1025 Clock Cycles Reset and Watchdog Timer Reset Voltage Threshold Reset Threshold Hysteresis Reset Active Time Watchdog Time-Out Period, Internal Oscillator 40 OSC SEL HIGH, VCC = 3V Long Period, VCC = 3V Short Period, VCC = 3V Watchdog Time-Out Period, External Clock (Note 5) Long Period, VCC = 3V Short Period, VCC = 3V Reset Active Time PSRR Watchdog Time-Out Period PSRR, Internal OSC Short Period Long Period Minimum WDI Input Pulse Width VIL = 0.4V, VIH = 3V ● RESET Output Voltage at VCC = 1V ISINK = 10µA, VCC = 1V ● RESET and LOW LINE Output Voltage (Note 4) ISINK = 400µA, VCC = 2.8V ISOURCE = 0.1µA, VCC = 3V ● ● 2.3 ISINK = 400µA, VCC = 3V ISOURCE = 0.1µA, VCC = 2.8V ● ● 2.3 Output Source Current Output Sink Current ● 1 RESET and WDO Output Voltage (Note 4) RESET, RESET, WDO, LOW LINE Output Short-Circuit Current (Note 4) mV 4 ms/V 2 32 ms/V ms/V 200 ns 4 3 9 200 mV 0.3 V V 0.3 V V 25 µA mA 3 LTC694-3.3/LTC695-3.3 ELECTRICAL CHARACTERISTICS The ● denotes specifications which apply over the operating temperature range, otherwise specifications are at TA = 25°C. VCC = 3.3V, VBATT = 2V, unless otherwise noted. PARAMETER CONDITIONS WDI Input Threshold Logic Low Logic High ● ● 2.3 WDI = VOUT WDI = 0V ● ● – 50 ● 1.25 WDI Input Current MIN TYP MAX UNITS 0.4 V V 4 –8 50 µA µA 1.3 1.35 V Power-Fail Detector PFI Input Threshold PFI Input Threshold PSRR 0.3 PFI Input Current PFO Output Voltage (Note 4) ±0.01 ● mV/V ±25 nA 0.3 V V 25 µA mA ISINK = 800µA ISOURCE = 0.1µA ● ● 2.3 PFO Short-Circuit Source Current (Note 4) PFI = HIGH, PFO = 0V PFI = LOW, PFO = VOUT ● 1 PFI Comparator Response Time (Falling) ∆VIN = – 20mV, VOD = 15mV 2 µs PFI Comparator Response Time (Rising) (Note 4) ∆VIN = 20mV, VOD = 15mV with 10kΩ Pull-Up 40 8 µs µs 3 17 Chip Enable Gating CE IN Threshold VIL VIH 0.45 CE IN Pull-Up Current (Note 6) CE OUT Output Voltage V V 1.9 µA 3 ISINK = 800µA ISOURCE = 400µA ISOURCE = 1µA, VCC = 0V ● ● ● CE IN Propagation Delay CL = 20pF ● CE OUT Output Short-Circuit Current Output Source Current Output Sink Current 0.3 V V V 50 ns VOUT – 0.50 VOUT – 0.05 30 15 20 mA mA ±2 µA Oscillator OSC IN Input Current (Note 6) OSC SEL Input Pull-Up Current (Note 6) OSC IN Frequency Range Note 1: Absolute Maximum Ratings are those values beyond which the life of device may be impaired. Note 2: All voltage values are with respect to GND. Note 3: For military temperature range parts, consult the factory. Note 4: The output pins of BATT ON, LOW LINE, PFO, WDO, RESET and RESET have weak internal pullups of typically 3µA. However, external pullup resistors may be used when higher speed is required. 4 µA 5 OSC SEL = 0V OSC SEL = 0V, COSC = 47pF ● 0 125 4 kHz kHz Note 5: The external clock feeding into the circuit passes through the oscillator before clocking the watchdog timer. Variation in the time-out period is caused by phase errors which occur when the oscillator divides the external clock by 64. The resulting variation in the time-out period is 64 plus one clock of jitter. Note 6: The input pins of CE IN, OSC IN and OSC SEL have weak internal pull-ups which pull to the supply when the input pins are floating. LTC694-3.3/LTC695-3.3 U W TYPICAL PERFOR A CE CHARACTERISTICS 2.40 VCC = 3.3V VBATT = 2.4V TA = 25°C 2.39 OUTPUT VOLTAGE (V) 3.20 SLOPE = 4.6Ω 3.15 3.10 2.38 SLOPE = 90Ω 2.37 2.36 3.05 2.35 10 0 30 40 20 LOAD CURRENT (mA) 100 0 50 300 400 200 LOAD CURRENT (µA) 1.304 1.302 1.300 1.298 500 1.294 –50 –25 Power-Fail Comparator Response Time PFO OUTPUT VOLTAGE (V) VCC = 3.3V TA = 25°C 2.5 2.0 VPFI + 1.5 1.3V – PFO 30pF 1.0 0.5 0 3.0 3.5 VCC = 3.3V TA = 25°C 2.5 2.0 VPFI 1.5 1.3V 1.0 + – PFO 30pF 0.5 VPFI = 20mV STEP 0 1 2 3 4 5 TIME (µs) 1.315V 1.295V 6 7 8 9 2.5 2.0 3.3V 1.5 1.0 0.5 1.315V 1.295V VPFI = 20mV STEP 0 20 40 VPFI + 1.3V – 0 2 4 8 10 12 14 16 18 TIME (µs) 694/5-3.3 G06 RESET Output Voltage vs Supply Voltage Reset Voltage Threshold vs Temperature 2.90 VCC = 3.3V PFO 30pF 6 694/5-3.3 G05 Reset Active Time vs Temperature 10k VPFI = 20mV STEP 60 80 100 120 140 160 180 TIME (µs) 694/5-3.3 G04 5 VCC = 3.3V 200 190 180 170 160 50 25 75 0 TEMPERATURE (°C) 100 125 694/5-3.3 G07 2.89 RESET OUTPUT VOLTAGE (V) RESET VOLTAGE THRESHOLD (V) 210 150 –50 –25 VCC = 3.3V TA = 25°C 3.0 0 0 1.305V 1.285V 125 Power-Fail Comparator Response Time with Pull-Up Resistor 3.5 3.5 100 694/5-3.3 G03 Power-Fail Comparator Response Time 3.0 50 25 75 0 TEMPERATURE (°C) 694/5-3.3 G02 694/5-3.3 G01 PFO OUTPUT VOLTAGE (V) 1.306 1.296 3.00 RESET ACTIVE TIME (ms) VCC = 3.3V 1.308 PFO OUTPUT VOLTAGE (V) OUTPUT VOLTAGE (V) 3.25 1.310 VCC = 0V VBATT = 2.4V TA = 25°C PFI INPUT THRESHOLD (V) 3.30 220 Power Failure Input Threshold vs Temperature Output Voltage vs Load Current Output Voltage vs Load Current 2.88 2.87 2.86 2.85 2.84 –50 –25 50 25 75 0 TEMPERATURE (°C) 100 125 694/5-3.3 G08 4 3 2 1 0 0 1 3 4 2 SUPPLY VOLTAGE (V) 5 694/5-3.3 TA02 5 LTC694-3.3/LTC695-3.3 U U U PI FU CTIO S VCC: 3.3V Supply Input. The VCC pin should be bypassed with a 0.1µF capacitor. VOUT: Voltage Output for Backed Up Memory. Bypass with a capacitor of 0.1µF or greater. During normal operation, VOUT obtains power from VCC through an NMOS power switch, M1, which can deliver up to 50mA and has a typical on resistance of 5Ω. When VCC is lower than VBATT, VOUT is internally switched to VBATT. If VOUT and VBATT are not used, connect VOUT to VCC. VBATT: Back-Up Battery Input. When VCC falls below VBATT, auxiliary power connected to VBATT, is delivered to VOUT through PMOS switch, M2. If back-up battery or auxiliary power is not used, VBATT should be connected to GND. GND: Ground Pin. BATT ON: Battery On Logic Output from Comparator C2. BATT ON goes low when VOUT is internally connected to VCC. The output typically sinks 25mA and can provide base drive for an external PNP transistor to increase the output current above the 50mA rating of VOUT. BATT ON goes high when VOUT is internally switched to VBATT. PFI: Power Failure Input. PFI is the noninverting input to the power-fail comparator, C3. The inverting input is internally connected to a 1.3V reference. The power failure output remains high when PFI is above 1.3V and goes low when PFI is below 1.3V. Connect PFI to GND or VOUT when C3 is not used. PFO: Power Failure Output from C3. PFO remains high when PFI is above 1.3V and goes low when PFI is below 1.3V. When VCC is lower than VBATT, C3 is shut down and PFO is forced low. RESET: Logic Output for µP Reset Control. Whenever VCC falls below either the reset voltage threshold (2.90V, typically) or VBATT, RESET goes active low. After VCC returns to 3.3V, the reset pulse generator forces RESET to remain active low for a minimum of 140ms. When the watchdog timer is enabled but not serviced prior to a preset time-out period, the reset pulse generator also forces RESET to active low for a minimum of 140ms for 6 every preset time-out period (see Figure 11). The reset active time is adjustable on the LTC695-3.3. An external push-button reset can be used in connection with the RESET output. See Push-Button Reset in Applications Information section. RESET: Active High Logic Ouput. It is the inverse of RESET. LOW LINE: Logic Output from Comparator C1. LOW LINE indicates a low line condition at the VCC input. When VCC falls below the reset voltage threshold (2.90V typically), LOW LINE goes low. As soon as VCC rises above the reset voltage threshold, LOW LINE returns high (see Figure 1). LOW LINE goes low when VCC drops below VBATT (see Table 1). WDI: Watchdog Input. WDI is a three-level input. Driving WDI either high or low for longer than the watchdog timeout period, forces both RESET and WDO low. Floating WDI disables the watchdog timer. The timer resets itself with each transition of the watchdog input (see Figure 11). WDO: Watchdog Logic Output. When the watchdog input remains either high or low for longer than the watchdog time-out period, WDO goes low. WDO is set high whenever there is a transition on the WDI pin, or LOW LINE goes low. The watchdog timer can be disabled by floating WDI (see Figure 11). CE IN: Logic Input to the Chip Enable Gating Circuit. CE IN can be derived from microprocessor’s address line and/or decoder output. See Applications Information section and Figure 5 for additional information. CE OUT: Logic Output on the Chip Enable Gating Circuit. When VCC is above the reset voltage threshold, CE OUT is a buffered replica of CE IN. When VCC is below the reset voltage threshold CE OUT is forced high (see Figure 5). OSC SEL: Oscillator Selection Input. When OSC SEL is high or floating, the internal oscillator sets the reset active time and watchdog time-out period. Forcing OSC SEL low, allows OSC IN to be driven from an external clock signal or an external capacitor can be connected between OSC IN and GND. LTC694-3.3/LTC695-3.3 U U U PI FU CTIO S OSC IN: Oscillator Input. OSC IN can be driven by an external clock signal or an external capacitor can be connected between OSC IN and GND when OSC SEL is forced low. In this configuration the nominal reset active time and watchdog time-out period are determined by the number of clocks or set by the formula (see Applications Information section). When OSC SEL is high or floating, the internal oscillator is enabled and the reset active time is fixed at 200ms typical for the LTC695-3.3. OSC IN selects between the 1.6 seconds and 100ms typical watchdog time-out periods. In both cases, the time-out period immediately after a reset is 1.6 seconds typical. W BLOCK DIAGRA M2 VBATT VOUT M1 VCC CHARGE PUMP – BATT ON C2 + LOW LINE + C1 – CE OUT 1.3V GND CE IN – C3 + PFI RESET OSC IN OSC OSC SEL WDI PFO RESET PULSE GENERATOR RESET TRANSITION DETECTOR WATCHDOG TIMER WDO 694/5-3.3 BD 7 LTC694-3.3/LTC695-3.3 U W U UO APPLICATI S I FOR ATIO Microprocessor Reset Battery Switchover The LTC694-3.3/LTC695-3.3 use a bandgap voltage reference and a precision voltage comparator C1 to monitor the 3.3V supply input on VCC (see Block Diagram). When VCC falls below the reset voltage threshold, the RESET output is forced to active low state. The reset voltage threshold accounts for a 10% variation on VCC, so the RESET output becomes active low when VCC falls below 3.0V (2.9V typical). On power-up, the RESET signal is held active low for a minimum of 140ms after reset voltage threshold is reached to allow the power supply and microprocessor to stabilize. The reset active time is adjustable on the LTC6953.3. On power-down, the RESET signal remains active low even with VCC as low as 1V. This capability helps hold the microprocessor in stable shutdown condition. Figure 1 shows the timing diagram of the RESET signal. The battery switchover circuit compares VCC to the VBATT input, and connects VOUT to whichever is higher. When VCC rises to 70mV above VBATT, the battery switchover comparator, C2, connects VOUT to VCC through a chargepumped NMOS power switch, M1. When VCC falls to 50mV above VBATT, C2 connects VOUT to VBATT through a PMOS switch, M2. C2 has typically 20mV of hysteresis to prevent spurious switching when VCC remains nearly equal to VBATT. The response time of C2 is approximately 20µs. The precision voltage comparator, C1, typically has 40mV of hysteresis which ensures that glitches at VCC pin do not activate the RESET output. Response time is typically 10µs. To help prevent mistriggering due to transient loads, the VCC pin should be bypassed with a 0.1µF capacitor with the leads trimmed as short as possible. The LTC695-3.3 has two additional outputs: RESET and LOW LINE. RESET is an active high output and is the inverse of RESET. LOW LINE is the output of the precision voltage comparator C1. When VCC falls below the reset voltage threshold, LOW LINE goes low. LOW LINE returns high as soon as VCC rises above the reset voltage threshold. V2 V1 VCC RESET t1 During normal operation, the LTC694-3.3/LTC695-3.3 use a charge-pumped NMOS power switch to achieve low dropout and low supply current. This power switch can deliver up to 50mA to VOUT from VCC and has a typical on resistance of 5Ω. The VOUT pin should be bypassed with a capacitor of 0.1µF or greater to ensure stability. Use of a larger bypass capacitor is advantageous for supplying current to heavy transient loads. When operating currents larger than 50mA are required from VOUT, or a lower dropout (VCC-VOUT voltage differential) is desired, the LTC695-3.3 should be used. This product provides BATT ON output to drive the base of an external PNP transistor (Figure 2). If higher currents are needed with the LTC694-3.3, a high current Schottky diode can be connected from the VCC pin to the VOUT pin to supply the extra current. V2 V1 = RESET VOLTAGE THRESHOLD V2 = RESET VOLTAGE THRESHOLD + RESET THRESHOLD HYSTERESIS V1 t1 t1 = RESET ACTIVE TIME LOW LINE 694/5-3.3 F01 Figure 1. Reset Active Time 8 LTC694-3.3/LTC695-3.3 W U U UO APPLICATI S I FOR ATIO ANY PNP POWER TRANSISTOR I= VOUT – VBATT R R 5 3 3.3V 0.1µF 1 2.4V 3.3V BATT ON 2 VOUT VCC LTC695-3.3 VCC VOUT 0.1µF 0.1µF LTC694-3.3 LTC695-3.3 0.1µF VBATT GND 4 2.4V VBATT GND 694/5-3.3 F02 694/5-3.3 F03 Figure 2. Using BATT ON to Drive External PNP Transistor The LTC694-3.3/LTC695-3.3 are protected for safe area operation with short-circuit limit. Output current is limited to approximately 200mA. If the device is overloaded for a long period of time, thermal shutdown turns the power switch off until the device cools down. The threshhold temperature for thermal shutdown is approximately 155°C with about 10°C of hysteresis which prevents the device from oscillating in and out of shutdown. The PNP switch used in competitive devices was not chosen for the internal power switch because it injects unwanted current into the substrate. This current is collected by the VBATT pin in competitive devices and adds to the charging current of the battery which can damage lithium batteries. The LTC694-3.3/LTC695-3.3 use a chargepumped NMOS power switch to eliminate unwanted charging current while achieving low dropout and low supply current. Since no current goes to the substrate, the current collected by VBATT pin is strictly junction leakage. A 125Ω PMOS switch connects the VBATT input to VOUT in battery back-up mode. The switch is designed for very low dropout voltage (input-to-output differential). This feature is advantageous for low current applications such as battery back-up in CMOS RAM and other low power CMOS circuitry. The supply current in battery back-up mode is 1µA maximum. The operating voltage at the VBATT pin ranges from 1.5V to 2.75V. The charging resistor for rechargeable batteries should be connected to VOUT since this eliminates the discharge path that exists when the resistor is connected to VCC (Figure 3). Figure 3. Charging External Battery Through VOUT Replacing the Back-Up Battery When changing the back-up battery with system power on, spurious resets can occur while the battery is removed due to battery standby current. Although battery standby current is only a tiny leakage current, it can still charge up the stray capacitance on the VBATT pin. The oscillation cycle is as follows: When VBATT reaches within 50mV of VCC, the LTC694-3.3/LTC695-3.3 switch to battery backup. VOUT pulls VBATT low and the device goes back to normal operation. The leakage current then charges up the VBATT pin again and the cycle repeats. If spurious resets during battery replacement pose no problems, then no action is required. Otherwise, a resistor from VBATT to GND will hold the pin low while changing the battery. For example, the battery standby current is 1µA maximum over temperature so the external resistor required to hold VBATT below VCC is: V – 50mV R ≤ CC 1µA With VCC = 3V, a 2.7M resistor will work. With a 2V battery, this resistor will draw only 0.7µA from the battery, which is negligible in most cases. If battery connections are made through long wires, a 10Ω to 100Ω series resistor and a 0.1µF capacitor are recommended to prevent any overshoot beyond VCC due to the lead inductance (Figure 4). 9 LTC694-3.3/LTC695-3.3 W U U UO APPLICATI S I FOR ATIO 10Ω Table 1 shows the state of each pin during battery back-up. When the battery switchover section is not used, connect VBATT to GND and VOUT to VCC. VBATT 2.7M 0.1µF LTC694-3.3 LTC695-3.3 Memory Protection GND 694/5-3.3 F04 Figure 4. 10Ω/0.1µF Combination Eliminates Inductive Overshoot and Prevents Spurious Resets During Battery Replacement. The 2.7M Pulls the VBATT Pin to Ground While the Battery is Removed, Eliminating Spurious Resets Table 1. Input and Output Status in Battery Back-Up Mode SIGNAL STATUS VCC VOUT C2 monitors VCC for active switchover VOUT is connected to VBATT through an internal PMOS switch VBATT The supply current is 1µA maximum. BATT ON PFI Logic high. The open-circuit output voltage is equal to VOUT Power failure input is ignored PFO Logic low RESET RESET Logic low Logic high. The open-circuit output voltage is equal to VOUT LOW LINE Logic low WDI WDO Watchdog input is ignored. Logic high. The open-circuit output voltage is equal to VOUT CE IN can be derived from the microprocessor’s address decoder output. Figure 6 shows a typical nonvolatile CMOS RAM application. Memory protection can also be achieved with the LTC6943.3 by using RESET as shown in Figure 7. Power-Fail Warning CE IN Chip Enable input is ignored. CE OUT OSC IN Logic high. The open-circuit output voltage is equal to VOUT OSC IN is ignored OSC SEL OSC SEL is ignored VCC The LTC695-3.3 includes memory protection circuitry which ensures the integrity of the data in memory by preventing write operations when VCC is at invalid level. Two additional pins, CE IN and CE OUT, control the Chip Enable or Write inputs of CMOS RAM. When VCC is 3.3V, CE OUT follows CE IN with a typical propagation delay of 30ns. When VCC falls below the reset voltage threshold or VBATT, CE OUT is forced high, independent of CE IN. CE OUT is an alternative signal to drive the CE, CS, or Write input of battery backed up CMOS RAM. CE OUT can also be used to drive the Store or Write input of an EEPROM, EAROM or NOVRAM to achieve similar protection. Figure 5 shows the timing diagram of CE IN and CE OUT. The LTC694-3.3/LTC695-3.3 generate a Power Failure Output (PFO) for early warning of failure in the microprocessor’s power supply. This is accomplished by V2 V1 V1 = RESET VOLTAGE THRESHOLD V2 = RESET VOLTAGE THRESHOLD + RESET THRESHOLD HYSTERESIS CE IN VOUT = VBATT CE OUT VOUT = VBATT 694/5-3.3 F05 Figure 5. Timing Diagram for CE IN and CE OUT 10 LTC694-3.3/LTC695-3.3 W U UO S I FOR ATIO VCC 3.3V 0.1µF U APPLICATI VOUT VCC + 0.1µF 10µF LTC695-3.3 62512 RAM CE OUT VBATT 2.4V GND CS 30ns PROPAGATION DELAY FROM DECODER CE IN RESET GND RESET TO µP 694/5-3.3 F06 Figure 6. A Typical Nonvolatile CMOS RAM Application VCC 3.3V 0.1µF VOUT VCC + 0.1µF 10µF 62128 RAM CS1 LTC694-3.3 CS VBATT RESET GND 2.4V CS2 GND 694/5-3.3 F07 Figure 7. Write Protect for RAM with LTC694-3.3 VIN ≥ 5V LT1129-3.3 VIN VOUT + 10µF R1 51k 3.3V OUT SENSE SHDN ADJ 100µF R3 200k 0.1µF R4 10k LTC694-3.3 LTC695-3.3 PFO PFI R2 16k GND TO µP 694/5-3.3 F08 Figure 8. Monitoring Unregulated DC Supply with the LTC694-3.3/LTC695-3.3’s Power-Fail Comparator VIN ≥ 6.5V + 10µF LT1129-3.3 VIN VOUT OUT SENSE SHDN ADJ 10µF + 3.3V R1 27k R2 16k R4 10k R3 2.7M PFO goes low when the voltage at the PFI pin is less than 1.3V. Typically PFI is driven by an external voltage divider (R1 and R2 in Figures 8 and 9) which senses either an unregulated DC input or a regulated 3.3V output. The voltage divider ratio can be chosen such that the voltage at the PFI pin falls below 1.3V several milliseconds before the 3.3V supply falls below the maximum reset voltage threshold 3.0V. PFO is normally used to interrupt the microprocessor to execute shutdown procedure between PFO and RESET or RESET. The power-fail comparator, C3, does not have hysteresis. Hysteresis can be added however, by connecting a resistor between the PFO output and the noninverting PFI input pin as shown in Figures 8 and 9. The upper and lower trip points in the comparator are established as follows: When PFO output is low, R3 sinks current from the summing junction at the PFI pin. VCC + comparing the power failure input (PFI) with an internal 1.3V reference. 0.1µF VCC LTC694-3.3 LTC695-3.3 PFO PFI GND TO µP R5 5k 694/5-3.3 F09 R1 R1 VH =1.3V 1+ + R2 R3 When PFO output is high, the series combination of R3 and R4 source current into the PFI summing junction. R1 (3.3V – 1.3V)R1 VL = 1.3V 1 + – R2 1.3V(R3 + R4) Assuming R4 << R3,VHYSTERESIS = 3.3 V R1 R3 Example 1: The circuit in Figure 8 demonstrates the use of the power-fail comparator to monitor the unregulated power supply input. Assuming the the rate of decay of the supply input VIN is 100mV/ms and the total time to execute a shutdown procedure is 8ms. Also the noise of VIN is 200mV. With these assumptions in mind, we can reasonably set VL = 5V which is 1.6V greater than the sum of maximum reset voltage threshold and the dropout voltage of the LT1129-3.3 (3V + 0.4V) and VHYSTERESIS = 850mV. Figure 9. Monitoring Regulated DC Supply with the LTC694-3.3/LTC695-3.3’s Power-Fail Comparator 11 LTC694-3.3/LTC695-3.3 U W U UO APPLICATI S I FOR ATIO VHYSTERESIS = 3.3V 3.3V R1 = 850mV R3 VBATT R3 ≈ 3.88 R1 Choose R3 = 200k and R1 = 51k. Also select R4 = 10k which is much smaller than R3. 51k (3.3V – 1.3V)51k 5V =1.3V 1+ – R2 1.3V(210 k) R2 = 15.8k, Choose nearest 5% resistor 16k and recalculate VL, VCC PFO R1 1M LOW-BATTERY SIGNAL TO µP I/O PIN LTC695-3.3 PFI 2.4V R2 1.6M CE IN CE OUT I/O PIN GND RL 20k OPTIONAL TEST LOAD 694/5-3.3 F10 Figure 10. Back-Up Battery Monitor with Optional Test Load 51k (3.3V – 1.3V)51k VL = 1.3V 1 + – = 4.96 V 1.3V(210k ) 16k 51k 51k VH = 1.3V 1 + + = 5.77 V 16 k 2 00k (4.96V – 3.4V) = 15.6ms 100mV/ms VHYSTERESIS = 5.77V – 4.96V = 810mV The 15.6ms allows enough time to execute shutdown procedure for microprocessor and 810mV of hysteresis would prevent PFO from going low due to the noise of VIN. Example 2: The circuit in Figure 9 can be used to measure the regulated 3.3V supply to provide early warning of power failure. Because of variations in the PFI threshold, this circuit requires adjustment to ensure the PFI comparator trips before the reset threshold is reached. Adjust R5 such that the PFO output goes low when the VCC supply reaches the desired level (e.g., 3.1V). Monitoring the Status of the Battery C3 can also monitor the status of the memory back-up battery (Figure 10). If desired, the CE OUT can be used to apply a test load to the battery. Since CE OUT is forced high in battery back-up mode, the test load will not be applied to the battery while it is in use, even if the microprocessor is not powered. 12 Watchdog Timer The LTC694-3.3/LTC695-3.3 provide a watchdog timer function to monitor the activity of the microprocessor. If the microprocessor does not toggle the watchdog input (WDI) within a seleced time-out period, RESET is forced to active low for a minimum of 140ms. The reset active time is adjustable on the LTC695-3.3. Since many systems can not service the watchdog timer immediately after a reset, the LTC695-3.3 has a longer time-out period (1.0 second minimum) right after a reset is issued. The normal timeout period (70ms minimum) becomes effective following the first transition of WDI after RESET is inactive. The watchdog time-out period is fixed at 1.0 second minimum on the LTC694-3.3. Figure 11 shows the timing diagram of watchdog time-out period and reset active time. The watchdog time-out period is restarted as soon as RESET is inactive. When either a high-to-low or low-to-high transition occurs at the WDI pin prior to time-out, the watchdog time is reset and begins to time out again. To ensure the watchdog time does not time out, either a highto-low or low-to-high transition on the WDI pin must occur at or less than the minimum time-out period. If the input to the WDI pin remains either high or low, reset pulses will be issued every 1.6 seconds typically. The watchdog time can be deactivated by floating the WDI pin. The timer is also disabled when VCC falls below the reset voltage threshold or VBATT. LTC694-3.3/LTC695-3.3 W U U UO APPLICATI S I FOR ATIO VCC = 3.3V WDI t1 = RESET ACTIVE TIME t2 = NORMAL WATCHDOG TIME-OUT PERIOD t3 = WATCHDOG TIME-OUT PERIOD IMMEDIATELY AFTER A RESET WDO t2 t3 RESET t1 t1 694/5-3.3 F11 Figure 11. Watchdog Time-Out Period and Reset Active Time EXTERNAL OSCILLATOR EXTERNAL CLOCK 3.3V 3 VCC OSC SEL 8 3.3V 3 VCC GND OSC IN 4 7 INTERNAL OSCILLATOR 1.6 SECOND WATCHDOG 3.3V 3 VCC OSC SEL 8 GND GND OSC IN 7 OSC IN INTERNAL OSCILLATOR 100ms WATCHDOG FLOATING OR HIGH 3.3V 3 VCC LTC695-3.3 4 8 LTC695-3.3 LTC695-3.3 4 OSC SEL OSC SEL 8 FLOATING OR HIGH LTC695-3.3 7 FLOATING OR HIGH 4 GND OSC IN 7 694/5-3.3 F12 Figure 12. Oscillator Configurations The LTC695-3.3 provides an additional output (Watchdog Output, WDO) which goes low if the watchdog timer is allowed to time out and remains low until set high by the next transition on the WDI pin. WDO is also set high when VCC falls below the reset voltage threshold or VBATT. The LTC695-3.3 has two additonal pins, OSC SEL and OSC IN, which allow reset active time and watchdog time-out period to be adjusted per Table 2. Several configurations are shown in Figure 12. OSC IN can be driven by an external clock signal or an external capacitor can be connected between OSC IN and GND when OSC SEL is forced low. In these configurations, the nominal reset active time and watchdog time-out period are determined by the number of clocks or set by the formula in Table 2. When OSC SEL is high or floating, the internal oscillator is enabled and the reset active time is fixed at 140ms minimum for the LTC695-3.3. OSC IN selects between the 1 second and 70ms minimum normal watchdog time-out periods. In both cases, the time-out period immediately after a reset is at least 1 second. 13 LTC694-3.3/LTC695-3.3 W U U UO APPLICATI S I FOR ATIO Table 2. LTC695-3.3 Reset Active Time and Watchdog Time-Out Selections WATCHDOG TIME-OUT PERIOD RESET ACTIVE TIME IMMEDIATELY AFTER RESET (Long Period) LTC695-3.3 OSC IN NORMAL (Short Period) Low External Clock Input 1024 CLKs 4096 CLKs 2048 CLKs Low External Capacitor* 400ms •C 70pF 1.6 sec •C 70pF 800ms •C 70pF Floating or High Low 100ms 1.6 sec 200ms Floating or High Floating or High 1.6 sec 1.6 sec 200ms OSC SEL 184,000 *The nominal internal frequency is 10.24kHz. The nominal oscillator frequency with external capacitor is fOSC (Hz) = C(pF) • 1025 Push-Button Reset 3.3V The LTC694-3.3/LTC695-3.3 do not provide a logic input for direct connection to a push-button. However, a pushbutton in series with a 100Ω resistor connected to the RESET output pin (Figure 13) provides an alternative for manual reset. Connecting a 0.1µF capacitor to the RESET pin debounces the push-button input. VCC RESET RESET 0.1µF LTC694-3.3 LTC695-3.3 694/5-3.3 F13 Figure 13. The External Push-Button Reset UO TYPICAL APPLICATI Capacitor Back-Up with 74HC4016 Switch 3.3V VCC VOUT 0.1µF R2 30k 0.1µF LTC695-3.3 10 11 12 14 1 2 74HC4016 7 13 100µF VBATT + LOW LINE GND 694/5-3.3 TA03 14 MPU (e.g. 68HC05) GND The 100Ω resistor in series with the push-button is required to prevent the ringing, due to the capacitance and lead inductance, from pulling the RESET pins of the MPU and LTC69X below ground. R1 10k 100Ω LTC694-3.3/LTC695-3.3 U PACKAGE DESCRIPTIO Dimensions in inches (millimeters) unless otherwise noted. N8 Package 8-Lead PDIP (Narrow 0.300) (LTC DWG # 05-08-1510) 0.300 – 0.325 (7.620 – 8.255) 0.045 – 0.065 (1.143 – 1.651) ( 0.130 ± 0.005 (3.302 ± 0.127) 0.065 (1.651) TYP 0.009 – 0.015 (0.229 – 0.381) +0.035 0.325 –0.015 +0.889 8.255 –0.381 0.400* (10.160) MAX ) 8 7 6 5 1 2 3 4 0.255 ± 0.015* (6.477 ± 0.381) 0.125 (3.175) 0.020 MIN (0.508) MIN 0.018 ± 0.003 (0.457 ± 0.076) 0.100 ± 0.010 (2.540 ± 0.254) N8 1197 *THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm) S8 Package 8-Lead Plastic Small Outline (Narrow 0.150) (LTC DWG # 05-08-1610) 0.189 – 0.197* (4.801 – 5.004) 0.010 – 0.020 × 45° (0.254 – 0.508) 0.053 – 0.069 (1.346 – 1.752) 0.008 – 0.010 (0.203 – 0.254) 7 8 0.004 – 0.010 (0.101 – 0.254) 5 6 0°– 8° TYP 0.016 – 0.050 0.406 – 1.270 0.014 – 0.019 (0.355 – 0.483) 0.050 (1.270) TYP 0.150 – 0.157** (3.810 – 3.988) 0.228 – 0.244 (5.791 – 6.197) *DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE **DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE SO8 0996 1 3 2 4 N Package 16-Lead PDIP (Narrow 0.300) (LTC DWG # 05-08-1510) 0.130 ± 0.005 (3.302 ± 0.127) 0.300 – 0.325 (7.620 – 8.255) ( +0.035 0.325 –0.015 8.255 +0.889 –0.381 0.045 – 0.065 (1.143 – 1.651) 0.020 (0.508) MIN 0.009 – 0.015 (0.229 – 0.381) ) 0.770* (19.558) MAX 0.065 (1.651) TYP 0.125 (3.175) MIN 15 14 13 12 11 10 1 2 3 4 5 6 7 9 0.255 ± 0.015* (6.477 ± 0.381) 0.018 ± 0.003 (0.457 ± 0.076) 0.100 ± 0.010 (2.540 ± 0.254) 16 8 N16 1197 *THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm) SW Package 16-Lead Plastic Small Outline (Wide 0.300) (LTC DWG # 05-08-1620) 0.291 – 0.299** (7.391 – 7.595) 0.010 – 0.029 × 45° (0.254 – 0.737) 0.398 – 0.413* (10.109 – 10.490) 0.093 – 0.104 (2.362 – 2.642) 0.037 – 0.045 (0.940 – 1.143) 16 15 14 13 12 11 10 9 0° – 8° TYP 0.009 – 0.013 (0.229 – 0.330) NOTE 1 0.016 – 0.050 (0.406 – 1.270) 0.050 (1.270) TYP 0.014 – 0.019 (0.356 – 0.482) TYP 0.394 – 0.419 (10.007 – 10.643) NOTE 1 0.004 – 0.012 (0.102 – 0.305) NOTE: 1. PIN 1 IDENT, NOTCH ON TOP AND CAVITIES ON THE BOTTOM OF PACKAGES ARE THE MANUFACTURING OPTIONS. THE PART MAY BE SUPPLIED WITH OR WITHOUT ANY OF THE OPTIONS *DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE **DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE 1 2 3 4 Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights. 5 6 7 8 S16 (WIDE) 0396 15 LTC694-3.3/LTC695-3.3 UO TYPICAL APPLICATI Write Protect for Additional RAMs 3.3V 0.1µF VOUT VCC 0.1µF LH5168SH RAM A 10µF LTC695-3.3 CE OUT VBATT 2.4V VCC + CE IN CS 30ns PROPAGATION DELAY CS A LOW LINE GND CS B VCC 0.1µF LH5116S RAM B CS1 CS2 VCC 0.1µF CS C LH5116S RAM C CS1 CS2 OPTIONAL CONNECTION FOR ADDITIONAL RAMs 694/5-3.3 TA04 RELATED PARTS PART NUMBER DESCRIPTION COMMENTS LTC1326 Micropower Precision Triple Supply Monitor 4.725V, 3.118V, 1V Thresholds (±0.75%) LTC1536 Micropower Triple Supply Monitor for PCI Applications Meets PCI tFAIL Timing Specifications 16 Linear Technology Corporation 69453fa LT/TP 0399 2K REV A • PRINTED IN USA 1630 McCarthy Blvd., Milpitas, CA 95035-7417 (408)432-1900 ● FAX: (408) 434-0507 ● www.linear-tech.com LINEAR TECHNOLOGY CORPORATION 1993