128Mb: x32 SDRAM Features SDR SDRAM MT48LC4M32B2 – 1 Meg x 32 x 4 Banks Features Options • PC100-compliant • Fully synchronous; all signals registered on positive edge of system clock • Internal pipelined operation; column address can be changed every clock cycle • Internal banks for hiding row access/precharge • Programmable burst lengths: 1, 2, 4, 8, or full page • Auto precharge, includes concurrent auto precharge and auto refresh modes • Self refresh mode (not available on AT devices) • Auto refresh – 64ms, 4096-cycle refresh (15.6µs/row; commercial and industrial) – 16ms, 4096-cycle refresh (3.9µs/row; automotive) • LVTTL-compatible inputs and outputs • Single 3.3V ±0.3V power supply • Supports CAS latency (CL) of 1, 2, and 3 Notes: Table 1: Address Table Parameter Configuration 1 Meg x 32 x 4 banks Refresh count 4K 4K A[11:0] Bank addressing 4 BA[1:0] Column addressing 256 A[7:0] 4M32B2 TG P F5 B5 -6 -7 :G, :L None IT AT3 1. Off-center parting line. 2. Available on -6 and -7. 3. Contact Micron for availability. Table 3: 128Mb (x32) SDR Part Numbering 4 Meg x 32 Row addressing Marking • Configuration – 4 Meg x 32 (1 Meg x 32 x 4 banks) • Package – OCPL1 – 86-pin TSOP II (400 mil) – 86-pin TSOP II (400 mil) Pb-free – 90-ball VFBGA (8mm x 13mm) – 90-ball VFBGA (8mm x 13mm) Pbfree • Timing (cycle time) – 6ns (166 MHz) – 7ns (143 MHz) • Revision • Operating temperature range – Commercial (0°C to +70°C) – Industrial (–40°C to +85°C) – Automotive (–40°C to +105°C) Part Numbers Architecture MT48LC4M32B2TG 4 Meg x 32 MT48LC4M32B2P 4 Meg x 32 MT48LC4M32B2F51 4 Meg x 32 MT48LC4M32B2B51 4 Meg x 32 Note: Table 2: Key Timing Parameters 1. FBGA Device Decoder: www.micron.com/ decoder. CL = CAS (READ) latency Speed Grade Clock Frequency Access Time CL = 3 Setup Time Hold Time -6 166 MHz 5.5ns 1.5ns 1ns -7 143 MHz 5.5ns 2ns 1ns PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. Products and specifications discussed herein are subject to change by Micron without notice. 128Mb: x32 SDRAM Features Contents General Description ......................................................................................................................................... 6 Automotive Temperature .............................................................................................................................. 6 Functional Block Diagram ................................................................................................................................ 7 Pin and Ball Assignments and Descriptions ....................................................................................................... 8 Package Dimensions ....................................................................................................................................... 11 Temperature and Thermal Impedance ............................................................................................................ 14 Electrical Specifications .................................................................................................................................. 17 Electrical Specifications – IDD Parameters ........................................................................................................ 18 Electrical Specifications – AC Operating Conditions ......................................................................................... 20 Functional Description ................................................................................................................................... 23 Commands .................................................................................................................................................... 24 COMMAND INHIBIT .................................................................................................................................. 24 NO OPERATION (NOP) ............................................................................................................................... 25 LOAD MODE REGISTER (LMR) ................................................................................................................... 25 ACTIVE ...................................................................................................................................................... 25 READ ......................................................................................................................................................... 26 WRITE ....................................................................................................................................................... 27 PRECHARGE .............................................................................................................................................. 28 BURST TERMINATE ................................................................................................................................... 28 AUTO REFRESH ......................................................................................................................................... 29 SELF REFRESH ........................................................................................................................................... 29 Truth Tables ................................................................................................................................................... 30 Initialization .................................................................................................................................................. 35 Mode Register ................................................................................................................................................ 38 Burst Length .............................................................................................................................................. 40 Burst Type .................................................................................................................................................. 40 CAS Latency ............................................................................................................................................... 42 Operating Mode ......................................................................................................................................... 42 Write Burst Mode ....................................................................................................................................... 42 Bank/Row Activation ...................................................................................................................................... 43 READ Operation ............................................................................................................................................. 44 WRITE Operation ........................................................................................................................................... 53 Burst Read/Single Write .............................................................................................................................. 60 PRECHARGE Operation .................................................................................................................................. 61 Auto Precharge ........................................................................................................................................... 61 AUTO REFRESH Operation ............................................................................................................................. 73 SELF REFRESH Operation ............................................................................................................................... 75 Power-Down .................................................................................................................................................. 77 Clock Suspend ............................................................................................................................................... 78 PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 2 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Features List of Figures Figure 1: 4 Meg x 32 Functional Block Diagram ................................................................................................. 7 Figure 2: 86-Pin TSOP Pin Assignments (Top View) ........................................................................................... 8 Figure 3: 90-Ball FBGA Ball Assignments (Top View) ......................................................................................... 9 Figure 4: 86-Pin Plastic TSOP II (400 mil) – Revision L ..................................................................................... 11 Figure 5: 86-Pin Plastic TSOP II (400 mil) – Package Codes TG/P ...................................................................... 12 Figure 6: 90-Ball VFBGA (8mm x 13mm) ......................................................................................................... 13 Figure 7: Example: Temperature Test Point Location, 54-Pin TSOP (Top View) ................................................. 15 Figure 8: Example: Temperature Test Point Location, 90-Ball VFBGA (Top View) .............................................. 16 Figure 9: ACTIVE Command .......................................................................................................................... 25 Figure 10: READ Command ........................................................................................................................... 26 Figure 11: WRITE Command ......................................................................................................................... 27 Figure 12: PRECHARGE Command ................................................................................................................ 28 Figure 13: Initialize and Load Mode Register .................................................................................................. 37 Figure 14: Mode Register Definition ............................................................................................................... 39 Figure 15: CAS Latency .................................................................................................................................. 42 Figure 16: Example: Meeting tRCD (MIN) When 2 < tRCD (MIN)/tCK < 3 .......................................................... 43 Figure 17: Consecutive READ Bursts .............................................................................................................. 45 Figure 18: Random READ Accesses ................................................................................................................ 46 Figure 19: READ-to-WRITE ............................................................................................................................ 47 Figure 20: READ-to-WRITE With Extra Clock Cycle ......................................................................................... 48 Figure 21: READ-to-PRECHARGE .................................................................................................................. 48 Figure 22: Terminating a READ Burst ............................................................................................................. 49 Figure 23: Alternating Bank Read Accesses ..................................................................................................... 50 Figure 24: READ Continuous Page Burst ......................................................................................................... 51 Figure 25: READ – DQM Operation ................................................................................................................ 52 Figure 26: WRITE Burst ................................................................................................................................. 53 Figure 27: WRITE-to-WRITE .......................................................................................................................... 54 Figure 28: Random WRITE Cycles .................................................................................................................. 55 Figure 29: WRITE-to-READ ............................................................................................................................ 55 Figure 30: WRITE-to-PRECHARGE ................................................................................................................. 56 Figure 31: Terminating a WRITE Burst ............................................................................................................ 57 Figure 32: Alternating Bank Write Accesses ..................................................................................................... 58 Figure 33: WRITE – Continuous Page Burst ..................................................................................................... 59 Figure 34: WRITE – DQM Operation ............................................................................................................... 60 Figure 35: READ With Auto Precharge Interrupted by a READ ......................................................................... 62 Figure 36: READ With Auto Precharge Interrupted by a WRITE ........................................................................ 63 Figure 37: READ With Auto Precharge ............................................................................................................ 64 Figure 38: READ Without Auto Precharge ....................................................................................................... 65 Figure 39: Single READ With Auto Precharge .................................................................................................. 66 Figure 40: Single READ Without Auto Precharge ............................................................................................. 67 Figure 41: WRITE With Auto Precharge Interrupted by a READ ........................................................................ 68 Figure 42: WRITE With Auto Precharge Interrupted by a WRITE ...................................................................... 68 Figure 43: WRITE With Auto Precharge ........................................................................................................... 69 Figure 44: WRITE Without Auto Precharge ..................................................................................................... 70 Figure 45: Single WRITE With Auto Precharge ................................................................................................. 71 Figure 46: Single WRITE Without Auto Precharge ............................................................................................ 72 Figure 47: Auto Refresh Mode ........................................................................................................................ 74 Figure 48: Self Refresh Mode .......................................................................................................................... 76 Figure 49: Power-Down Mode ........................................................................................................................ 77 Figure 50: Clock Suspend During WRITE Burst ............................................................................................... 78 PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 3 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Features Figure 51: Clock Suspend During READ Burst ................................................................................................. 79 Figure 52: Clock Suspend Mode ..................................................................................................................... 80 PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 4 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Features List of Tables Table 1: Address Table ..................................................................................................................................... 1 Table 2: Key Timing Parameters ....................................................................................................................... 1 Table 3: 128Mb (x32) SDR Part Numbering ....................................................................................................... 1 Table 4: Pin/Ball Descriptions ........................................................................................................................ 10 Table 5: Temperature Limits .......................................................................................................................... 14 Table 6: Thermal Impedance Simulated Values ............................................................................................... 15 Table 7: Absolute Maximum Ratings .............................................................................................................. 17 Table 8: DC Electrical Characteristics and Operating Conditions ..................................................................... 17 Table 9: Capacitance ..................................................................................................................................... 17 Table 10: IDD Specifications and Conditions – Revision G ................................................................................ 18 Table 11: IDD Specifications and Conditions – Revision L ................................................................................. 19 Table 12: Electrical Characteristics and Recommended AC Operating Conditions ............................................ 20 Table 13: AC Functional Characteristics ......................................................................................................... 22 Table 14: Truth Table – Commands and DQM Operation ................................................................................. 24 Table 15: Truth Table – Current State Bank n, Command to Bank n .................................................................. 30 Table 16: Truth Table – Current State Bank n, Command to Bank m ................................................................. 32 Table 17: Truth Table – CKE ........................................................................................................................... 34 Table 18: Burst Definition Table ..................................................................................................................... 41 PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 5 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM General Description General Description The 64Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 134,217,728 bits. It is internally configured as a quad-bank DRAM with asynchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the 33,554,432-bit banks is organized as 4096 rows by 256 columns by 32 bits. Read and write accesses to the SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row).The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access. The SDRAM provides for programmable read or write burst lengths (BL) of 1, 2, 4, or 8 locations, or the full page, with a burst terminate option. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. The 64Mb SDRAM uses an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every clock cycle to achieve a highspeed, fully random access. Precharging one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed, randomaccess operation. The 64Mb SDRAM is designed to operate in 3.3V memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible. The devices offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access. Automotive Temperature The automotive temperature (AT) option adheres to the following specifications: • 16ms refresh rate • Self refresh not supported • Ambient and case temperature cannot be less than –40°C or greater than 105°C PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 6 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Functional Block Diagram Functional Block Diagram Figure 1: 4 Meg x 32 Functional Block Diagram Control logic CKE CLK Command decode CS# WE# CAS# RAS# Bank 3 Bank 2 Bank 1 Mode register Refresh counter 12 12 Rowaddress MUX 12 12 Bank 0 rowaddress 4096 latch and decoder Bank 0 memory array (4096 x 2048 x 4) 1 Sense amplifiers 4096 I/O gating DQM mask logic read data latch write drivers 2 A[11:0], BA0, BA1 14 Address register 2 4 Bank control logic 2048 (x4) 1 DQM Data output register 4 4 DQ[3:0] Data input register Column decoder 11 PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Columnaddress counter/ latch 11 7 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Pin and Ball Assignments and Descriptions Pin and Ball Assignments and Descriptions Figure 2: 86-Pin TSOP Pin Assignments (Top View) VDD DQ0 VDDQ DQ1 DQ2 VSSQ DQ3 DQ4 VDDQ DQ5 DQ6 VSSQ DQ7 NC VDD DQM0 WE# CAS# RAS# CS# A11 BA0 BA1 A10 A0 A1 A2 DQM2 VDD NC DQ16 VSSQ DQ17 DQ18 VDDQ DQ19 DQ20 VSSQ DQ21 DQ22 VDDQ DQ23 VDD Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 86 85 84 83 82 81 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 VSS DQ15 VSSQ DQ14 DQ13 VDDQ DQ12 DQ11 VSSQ DQ10 DQ9 VDDQ DQ8 NC VSS DQM1 NU NC CLK CKE A9 A8 A7 A6 A5 A4 A3 DQM3 VSS NC DQ31 VDDQ DQ30 DQ29 VSSQ DQ28 DQ27 VDDQ DQ26 DQ25 VSSQ DQ24 VSS 1. Notches are not present on revision L packages. 8 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Pin and Ball Assignments and Descriptions Figure 3: 90-Ball FBGA Ball Assignments (Top View) 1 2 3 DQ26 DQ24 DQ28 4 5 6 7 8 9 VSS VDD DQ23 DQ21 VDDQ VSSQ VDDQ VSSQ DQ19 VSSQ DQ27 DQ25 DQ22 DQ20 VDDQ VSSQ DQ29 DQ30 DQ17 DQ18 VDDQ VDDQ DQ31 NC NC DQ16 VSSQ VSS DQM3 A3 A2 DQM2 VDD A4 A5 A6 A10 A0 A1 A7 A8 NC NC BA1 A11 CLK CKE A9 BA0 CS# RAS# DQM1 NU NC CAS# WE# DQM0 VDDQ DQ8 VSS VDD DQ7 VSSQ VSSQ DQ10 DQ9 DQ6 DQ5 VDDQ VSSQ DQ12 DQ14 DQ1 DQ3 VDDQ DQ11 VDDQ VSSQ VDDQ VSSQ DQ4 DQ13 DQ15 VSS VDD DQ0 DQ2 A B C D E F G H J K L M N P R PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 9 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Pin and Ball Assignments and Descriptions Table 4: Pin/Ball Descriptions Symbol Type Description CLK Input Clock: CLK is driven by the system clock. All SDRAM input signals are sampled on the positive edge of CLK. CLK also increments the internal burst counter and controls the output registers. CKE Input Clock enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal. Deactivating the clock provides precharge power-down and SELF REFRESH operation (all banks idle), active power-down (row active in any bank), or CLOCK SUSPEND operation (burst/access in progress). CKE is synchronous except after the device enters power-down and self refresh modes, where CKE becomes asynchronous until after exiting the same mode. The input buffers, including CLK, are disabled during power-down and self refresh modes, providing low standby power. CKE may be tied HIGH. CS# Input Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH, but READ/WRITE bursts already in progress will continue, and DQM operation will retain its DQ mask capability while CS# is HIGH. CS# provides for external bank selection on systems with multiple banks. CS# is considered part of the command code. CAS#, RAS#, WE# Input Command inputs: CAS#, RAS#, and WE# (along with CS#) define the command being entered. DQM[3:0] Input Input/output mask: DQM is sampled HIGH and is an input mask signal for write accesses and an output enable signal for read accesses. Input data is masked during a WRITE cycle. The output buffers are High-Z (two-clock latency) during a READ cycle. DQM0 corresponds to DQ[7:0], DQM1 corresponds to DQ[15:8], DQM2 corresponds to DQ[23:16], and DQM3 corresponds to DQ[31:24]. DQM[3:0] are considered the same state when referenced as DQM. BA[1:0] Input Bank address inputs: BA[1:0] define to which bank the ACTIVE, READ, WRITE, or PRECHARGE command is being applied. A[11:0] Input Address inputs: A[11:0] are sampled during the ACTIVE command (row address A[10:0]) and READ or WRITE command (column address A[7:0] with A10 defining auto precharge) to select one location out of the memory array in the respective bank. A10 is sampled during a PRECHARGE command to determine if all banks are to be precharged (A10 HIGH) or bank selected by BA[1:0] (LOW). The address inputs also provide the op-code during a LOAD MODE REGISTER command. DQ[31:0] Input/ Data input/output: Data bus. Output No connect: These pins should be left unconnected. Pin 70 is reserved for SSTL reference voltage supply. NC – VDDQ Supply DQ power supply: Isolated on the die for improved noise immunity. VSSQ Supply DQ ground: Provides isolated ground to DQs for improved noise immunity. VDD Supply Power supply: 3.3V ±0.3V. VSS Supply Ground. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 10 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Package Dimensions Package Dimensions Figure 4: 86-Pin Plastic TSOP II (400 mil) – Revision L 22.22 ±0.08 0.61 0.50 TYP See Detail A +0.07 0.20 -0.03 11.76 ±0.20 10.16 ±0.08 +0.03 0.15 -0.02 Pin #1 ID 0.25 Gage plane 0.10 1.20 MAX +0.10 0.10 -0.05 Plated lead finish: TG (90% Sn, 10% Pb) or P (100% Sn) 0.01 ±0.005 thick per side 0.50 ±0.10 Plastic package material: Epoxy novolac Package width and length do not include mold protrusion. Allowable protrusion is 0.25 per side. Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Detail A 0.80 TYP 1. All dimensions are in millimeters. 2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side. 11 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Package Dimensions Figure 5: 86-Pin Plastic TSOP II (400 mil) – Package Codes TG/P 22.22 ±0.08 0.61 0.50 TYP See Detail A 2X 0.10 +0.07 0.20 -0.03 2X 2.80 11.76 ±0.20 10.16 ±0.08 2X R 0.75 Pin #1 ID +0.03 0.15 -0.02 2X R 1.00 0.25 Gage plane 0.10 1.20 MAX +0.10 0.10 -0.05 Plated lead finish: TG (90% Sn, 10% Pb) or P (100% Sn) 0.01 ±0.005 thick per side 0.50 ±0.10 Plastic package material: Epoxy novolac Package width and length do not include mold protrusion. Allowable protrusion is 0.25 per side. Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Detail A 0.80 TYP 1. All dimensions are in millimeters. 2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side. 3. "2X" means the notch is present in two locations (both ends of the device). 4. Notches are not present on revision L packages. 12 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Package Dimensions Figure 6: 90-Ball VFBGA (8mm x 13mm) 0.65 ±0.05 Seating plane Solder ball material: 62% Sn, 36% Pb, 2% Ag or 96.5% Sn, 3%Ag, 0.5% Cu A 0.10 A 90X Ø0.45 Dimensions apply to solder balls post reflow. The pre-reflow diameter is 0.42 on a 0.40 SMD ball pad. Substrate material: Plastic laminate Mold compound: Epoxy novolac 6.40 0.80 TYP Ball A1 ID Ball A1 ID Ball A1 Ball A9 0.80 TYP 11.20 ±0.10 CL 13.00 ±0.10 5.60 ±0.05 6.50 ±0.05 CL 3.20 ±0.05 1.00 MAX 4.00 ±0.05 8.00 ±0.10 Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. All dimensions are in millimeters. 2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side. 3. Recommended pad size for PCB is 0.33mm ±0.025mm. 13 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Temperature and Thermal Impedance Temperature and Thermal Impedance It is imperative that the SDRAM device’s temperature specifications, shown in Temperature Limits below, be maintained to ensure the junction temperature is in the proper operating range to meet data sheet specifications. An important step in maintaining the proper junction temperature is using the device’s thermal impedances correctly. The thermal impedances are listed in Table 6 (page 15) for the applicable die revision and packages being made available. These thermal impedance values vary according to the density, package, and particular design used for each device. Incorrectly using thermal impedances can produce significant errors. Read Micron technical note TN-00-08, “Thermal Applications” prior to using the thermal impedances listed in Table 6 (page 15). To ensure the compatibility of current and future designs, contact Micron Applications Engineering to confirm thermal impedance values. The SDRAM device’s safe junction temperature range can be maintained when the T C specification is not exceeded. In applications where the device’s ambient temperature is too high, use of forced air and/or heat sinks may be required to satisfy the case temperature specifications. Table 5: Temperature Limits Parameter Operating case temperature Junction temperature Symbol Min Max Unit Notes TC 0 80 °C 1, 2, 3, 4 Industrial –40 90 Automotive –40 105 °C 3 °C 3, 5 Commercial Commercial Ambient temperature 0 85 Industrial TJ –40 95 Automotive –40 110 0 70 Commercial TA Industrial –40 85 Automotive –40 105 – 260 Peak reflow temperature Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN TPEAK °C 1. MAX operating case temperature TC is measured in the center of the package on the top side of the device, as shown in Figure 7 (page 15) and Figure 8 (page 16). 2. Device functionality is not guaranteed if the device exceeds maximum TC during operation. 3. All temperature specifications must be satisfied. 4. The case temperature should be measured by gluing a thermocouple to the top-center of the component. This should be done with a 1mm bead of conductive epoxy, as defined by the JEDEC EIA/JESD51 standards. Take care to ensure that the thermocouple bead is touching the case. 5. Operating ambient temperature surrounding the package. 14 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Temperature and Thermal Impedance Table 6: Thermal Impedance Simulated Values Die Revision Package G 86-pin TSOP 90-ball VFBGA Notes: Substrate ΘJA (°C/W) Airflow = 0m/s ΘJA (°C/W) Airflow = 1m/s ΘJA (°C/W) Airflow = 2m/s ΘJB (°C/W) ΘJC (°C/W) 2-layer 82.2 65 59.7 49.4 10.3 4-layer 55 47.2 45.1 40.6 2-layer 64.6 50.8 45.3 37.5 4-layer 48.2 41.1 38.1 32.1 1.8 1. For designs expected to last beyond the die revision listed, contact Micron Applications Engineering to confirm thermal impedance values. 2. Thermal resistance data is sampled from multiple lots, and the values should be viewed as typical. 3. These are estimates; actual results may vary. Figure 7: Example: Temperature Test Point Location, 54-Pin TSOP (Top View) 22.22mm 11.11mm Test point 10.16mm 5.08mm Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. Notches are not present on revision L packages. 15 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Temperature and Thermal Impedance Figure 8: Example: Temperature Test Point Location, 90-Ball VFBGA (Top View) 8.00mm 4.00mm Test point 13.00mm 6.50mm PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 16 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Electrical Specifications Electrical Specifications Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Table 7: Absolute Maximum Ratings Voltage/Temperature Symbol Min Max Unit VDD, VDDQ –1 4.6 V Voltage on inputs, NC, or I/O pins relative to VSS VIN –1 4.6 V Storage temperature (plastic) TSTG –55 150 °C – 1 W Voltage on VDD, VDDQ supply relative to VSS Power dissipation Table 8: DC Electrical Characteristics and Operating Conditions Notes 1, 2 apply to all parameters and conditions; VDD, VDDQ = 3.3V ±0.3V Parameter/Condition Symbol Min Max Unit VDD, VDDQ 3 3.6 V Input high voltage: Logic 1; All inputs VIH 2 VDD + 0.3 V 3 Input low voltage: Logic 0; All inputs VIL –0.3 0.8 V 3 Output high voltage: IOUT = –4mA VOH 2.4 – V Output low voltage: IOUT = 4mA VOL – 0.4 V IL –5 5 μA IOZ –5 5 μA Supply voltage Input leakage current: Any input 0V ≤ VIN ≤ VDD (All other pins not under test = 0V) Output leakage current: DQs are disabled; 0V ≤ VOUT ≤ VDDQ Operating temperature: Notes: Commercial TA –40 85 °C Industrial TA –40 85 °C Automotive TA –40 105 °C Notes 1. All voltages referenced to VSS. 2. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured: 0°C ≤ TA ≤ +70°C (commercial) –40°C ≤ TA ≤ +85°C (industrial) –40°C ≤ TA ≤ +105°C (automotive) 3. Based on tCK = 143 MHz for -7, 166 MHz for -6. Table 9: Capacitance Parameter Symbol Min Max Unit Input capacitance: CLK CI1 2.5 3.5 pF Input capacitance: All other input-only pins CI2 2.5 3.8 pF Input/output capacitance: DQs CIO 4 6 pF PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 17 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Electrical Specifications – IDD Parameters Electrical Specifications – IDD Parameters Table 10: IDD Specifications and Conditions – Revision G Notes 1–5 apply to all parameters and conditions; VDD, VDDQ = 3.3V ±0.3V Max Parameter/Condition Symbol -6 -7 Unit Notes Operating current: Active mode; Burst = 2; READ or WRITE; tRC = tRC (MIN); CL = 3 IDD1 190 165 mA 6, 7, 8, 9 Standby current: Power-down mode; CKE = LOW; All banks idle IDD2 2 2 mA Standby current: Active mode; CS# = HIGH; CKE = HIGH; All banks active after tRCD met; No accesses in progress IDD3 65 55 mA 8, 9 Operating current: Burst mode; Continuous burst; READ or WRITE; All banks active; CL = 3 IDD4 195 175 mA 6, 7, 8, 9 Auto refresh current: CS# = HIGH; CKE = tRFC = tRFC (MIN) HIGH; CL = 3 IDD5 320 320 mA 6, 7, 8, 9, 10 Self refresh current: CKE ≤ 0.2V IDD6 2 2 mA 11, 12 Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. All voltages referenced to VSS. 2. IDD specifications are tested after the device is properly initialized. 3. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured for IT parts: 0°C ≤ TA ≤ +70°C –40°C ≤ TA ≤ +85°C 4. tHZ defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL. The last valid data element will meet tOH before going High-Z. 5. Other input signals are allowed to transition no more than once in any two-clock period and are otherwise at valid VIH or VIL levels. 6. IDD is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open. 7. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter. 8. The IDD current will decrease as CL is reduced. This is due to the fact that the maximum cycle rate is slower as CL is reduced. 9. JEDEC and PC100 specify three clocks. 10. AC timing and IDD tests have VIL = 0.25 and VIH = 2.75, with timing referenced to the 1.5V crossover point. 11. Enables on-chip refresh and address counters. 12. CKE is HIGH during refresh command period tRFC (MIN), or else CKE is LOW. The IDD6 limit is actually a nominal value and does not result in a fail value. 18 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Electrical Specifications – IDD Parameters Table 11: IDD Specifications and Conditions – Revision L Notes 1–5 apply to all parameters and conditions; VDD, VDDQ = 3.3V ±0.3V Max Parameter/Condition Symbol -6 -7 Unit Notes Operating current: Active mode; Burst = 2; READ or WRITE; tRC = tRC (MIN); CL = 3 IDD1 TBD TBD mA 6, 7, 8, 9 Standby current: Power-down mode; CKE = LOW; All banks idle IDD2 TBD TBD mA Standby current: Active mode; CS# = HIGH; CKE = HIGH; All banks active after tRCD met; No accesses in progress IDD3 TBD TBD mA 8, 9 Operating current: Burst mode; Continuous burst; READ or WRITE; All banks active; CL = 3 IDD4 TBD TBD mA 6, 7, 8, 9 Auto refresh current: CS# = HIGH; CKE = tRFC = tRFC (MIN) HIGH; CL = 3 IDD5 TBD TBD mA 6, 7, 8, 9, 10 Self refresh current: CKE ≤ 0.2V IDD6 TBD TBD mA 11, 12 Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. All voltages referenced to VSS. 2. IDD specifications are tested after the device is properly initialized. 3. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured for IT parts: 0°C ≤ TA ≤ +70°C –40°C ≤ TA ≤ +85°C. 4. tHZ defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL. The last valid data element will meet tOH before going High-Z. 5. Other input signals are allowed to transition no more than once in any two-clock period and are otherwise at valid VIH or VIL levels. 6. IDD is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open. 7. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter. 8. The IDD current will decrease as CL is reduced. This is due to the fact that the maximum cycle rate is slower as CL is reduced. 9. JEDEC and PC100 specify three clocks. 10. AC timing and IDD tests have VIL = 0.25 and VIH = 2.75, with timing referenced to the 1.5V crossover point. 11. Enables on-chip refresh and address counters. 12. CKE is HIGH during refresh command period tRFC (MIN), or else CKE is LOW. The IDD6 limit is actually a nominal value and does not result in a fail value. 19 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Electrical Specifications – AC Operating Conditions Electrical Specifications – AC Operating Conditions Table 12: Electrical Characteristics and Recommended AC Operating Conditions Notes 1–6 apply to all parameters and conditions -6 Parameter Access time from CLK (positive edge) -7 Symbol Min Max Min Max Unit CL = 3 tAC(3) – 5.5 – 5.5 ns CL = 2 tAC(2) – 7.5 – 8 ns CL = 1 tAC(1) – 17 – 17 ns Address hold time tAH 1 – 1 – ns Address setup time tAS 1.5 – 2 – ns CLK high-level width tCH 2.5 – 2.75 – ns CLK low-level width tCL 2.5 – 2.75 – ns Notes CL = 3 tCK(3) 6 – 7 – ns 7 CL = 2 tCK(2) 10 – 10 – ns 7 CL = 1 tCK(1) 20 – 20 – ns 7 CKE hold time tCKH 1 – 1 – ns CKE setup time tCKS 1.5 – 2 – ns CS#, RAS#, CAS#, WE#, DQM hold time tCMH 1 – 1 – ns CS#, RAS#, CAS#, WE#, DQM setup time tCMS 1.5 – 2 – ns Data-in hold time tDH 1 – 1 – ns Data-in setup time tDS 1.5 – 2 – ns CL = 3 tHZ(3) – 5.5 – 5.5 ns 8 CL = 2 tHZ(2) – 7.5 – 8 ns 8 CL = 1 tHZ(1) – 17 – 17 ns 8 Clock cycle time Data-out High-Z time Data-out Low-Z time tLZ 1 – 1 – ns Data-out hold time tOH 2 – 2.5 – ns ACTIVE-to-PRECHARGE command tRAS 42 120,000 42 120,000 ns tRC 60 – 70 – ns ACTIVE-to-ACTIVE command period AUTO REFRESH period tRFC 60 – 70 – ns ACTIVE-to-READ or WRITE delay tRCD 18 – 20 – ns Refresh period (4096 rows) tREF – 64 – 64 ms – 16 – 16 ms Refresh period – automotive (4096 rows) PRECHARGE command period ACTIVE bank a to ACTIVE bank b command Transition time WRITE recovery time PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN tREF AT 9 tRP 18 – 20 – ns tRRD 12 – 15 – ns 10 tT 0.3 1.2 0.3 1.2 ns 3 11 12 tWR 20 1 CLK + 6ns – 1 CLK + 7ns – tCK 12 – 14 – ns Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Electrical Specifications – AC Operating Conditions Table 12: Electrical Characteristics and Recommended AC Operating Conditions (Continued) Notes 1–6 apply to all parameters and conditions -6 Parameter Exit SELF REFRESH-to-ACTIVE command Notes: -7 Symbol Min Max Min Max Unit Notes tXSR 70 – 70 – ns 13 1. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured: 0˚C ≤ TA ≤ +70˚C (commercial) –40˚C ≤ TA ≤ +85˚C (industrial) –40˚C ≤ TA ≤ +105˚C (automotive) 2. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured for IT parts: 0˚C ≤ TA ≤ +70˚C –40˚C ≤ TA ≤ +85˚C 3. An initial pause of 100μs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. (VDD and VDDQ must be powered up simultaneously. VSS and VSSQ must be at same potential.) The two AUTO REFRESH command wake-ups should be repeated any time the tREF refresh requirement is exceeded. 4. AC characteristics assume tT = 1ns. 5. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner. 6. tHZ defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL. The last valid data element will meet tOH before going High-Z. 7. VIH overshoot: VIH,max = VDDQ + 1.2V for a pulse width ≤3ns, and the pulse width cannot be greater than one third of the cycle rate. VIL undershoot: VIL,min = –1.2V for a pulse width ≤3ns, and the pulse width cannot be greater than one third of the cycle rate. 8. Outputs measured at 1.5V with equivalent load: Q 50pF 9. DRAM devices should be evenly addressed when being accessed. Disproportionate accesses to a particular row address may result in reduction of the product lifetime. 10. Auto precharge mode only. 11. The clock frequency must remain constant during access or precharge states (READ, WRITE, including tWR, and PRECHARGE commands). CKE may be used to reduce the data rate. 12. tCK = 7ns for -7; 6ns for -6. 13. Address transitions average on transition every two clocks. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 21 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Electrical Specifications – AC Operating Conditions Table 13: AC Functional Characteristics Notes 1–6 apply to all parameters and conditions Parameter Symbol READ/WRITE command to READ/WRITE command CKE to clock disable or power-down entry mode tCCD tCKED -6 -7 Unit 1 1 tCK 1 1 tCK Notes 7 CKE to clock enable or power-down exit setup mode tPED 1 1 tCK DQM to input data delay tDQD 0 0 tCK DQM to data mask during WRITEs tDQM 0 0 tCK DQM to data High-Z during READs tDQZ 2 2 tCK WRITE command to input data delay tDWD 0 0 tCK CL = 3 tDAL(3) 5 5 tCK 8 CL = 2 tDAL(2) 4 4 tCK 8 CL = 1 tDAL(1) 3 3 tCK 8 3 tCK 9 Data-in to ACTIVE command Data-in to PRECHARGE command tDPL Last data-in to burst STOP command tBDL 1 1 tCK Last data-in to new READ/WRITE command tCDL 1 1 tCK Last data-in to burst PRECHARGE command tRDL 2 2 tCK LOAD MODE REGISTER command to ACTIVE or REFRESH command tMRD 2 2 tCK CL = 3 tROH(3) 3 3 tCK CL = 2 tROH(2) 2 2 tCK CL = 1 tROH(1) 1 1 Data-out to High-Z from PRECHARGE command Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 3 9 1. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured: 0˚C ≤ TA ≤ +70˚C (commercial) –40˚C ≤ TA ≤ +85˚C (industrial) –40˚C ≤ TA ≤ +105˚C (automotive) 2. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured for IT parts: 0˚C ≤ TA ≤ +70˚C –40˚C ≤ TA ≤ +85˚C 3. An initial pause of 100μs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. (VDD and VDDQ must be powered up simultaneously. VSS and VSSQ must be at same potential.) The two AUTO REFRESH command wake-ups should be repeated any time the tREF refresh requirement is exceeded. 4. AC characteristics assume tT = 1ns. 5. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner. 6. tHZ defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL. The last valid data element will meet tOH before going High-Z. 7. Timing actually specified by tCKS; clock(s) specified as a reference only at minimum cycle rate. 8. Timing actually specified by tWR plus tRP; clock(s) specified as a reference only at minimum cycle rate. 9. Timing actually specified by tWR. 22 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Functional Description Functional Description In general, 128Mb SDRAM devices (1 Meg x 32 x 4 banks) are quad-bank DRAM that operate at 3.3V and include a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the 33,554,432-bit banks is organized as 4096 rows by 256 columns by 32 bits. Read and write accesses to the SDRAM are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA[1:0] select the bank; A[11:0] select the row). The address bits (A[7:0]) registered coincident with the READ or WRITE command are used to select the starting column location for the burst access. Prior to normal operation, the SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions, and device operation. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 23 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Commands Commands The following table provides a quick reference of available commands, followed by a written description of each command. Additional Truth Tables (Table 15 (page 30), Table 16 (page 32), and Table 17 (page 34)) provide current state/next state information. Table 14: Truth Table – Commands and DQM Operation Note 1 applies to all parameters and conditions Name (Function) CS# RAS# CAS# WE# DQM ADDR DQ Notes COMMAND INHIBIT (NOP) H X X X X X X NO OPERATION (NOP) L H H H X X X ACTIVE (select bank and activate row) L L H H X Bank/row X 2 READ (select bank and column, and start READ burst) L H L H L/H Bank/col X 3 WRITE (select bank and column, and start WRITE burst) L H L L L/H Bank/col Valid 3 BURST TERMINATE L H H L X X Active 4 PRECHARGE (Deactivate row in bank or banks) L L H L X Code X 5 AUTO REFRESH or SELF REFRESH (enter self refresh mode) L L L H X X X 6, 7 LOAD MODE REGISTER L L L L X Op-code X 8 Write enable/output enable X X X X L X Active 9 Write inhibit/output High-Z X X X X H X High-Z 9 Notes: 1. CKE is HIGH for all commands shown except SELF REFRESH. 2. A[0:n] provide row address (where An is the most significant address bit), BA0 and BA1 determine which bank is made active. 3. A[0:i] provide column address (where i = the most significant column address for a given device configuration). A10 HIGH enables the auto precharge feature (nonpersistent), while A10 LOW disables the auto precharge feature. BA0 and BA1 determine which bank is being read from or written to. 4. The purpose of the BURST TERMINATE command is to stop a data burst, thus the command could coincide with data on the bus. However, the DQ column reads a “Don’t Care” state to illustrate that the BURST TERMINATE command can occur when there is no data present. 5. A10 LOW: BA0, BA1 determine the bank being precharged. A10 HIGH: all banks precharged and BA0, BA1 are “Don’t Care.” 6. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW. 7. Internal refresh counter controls row addressing; all inputs and I/Os are “Don’t Care” except for CKE. 8. A[11:0] define the op-code written to the mode register. 9. Activates or deactivates the DQ during WRITEs (zero-clock delay) and READs (two-clock delay). COMMAND INHIBIT The COMMAND INHIBIT function prevents new commands from being executed by the device, regardless of whether the CLK signal is enabled. The device is effectively deselected. Operations already in progress are not affected. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 24 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Commands NO OPERATION (NOP) The NO OPERATION (NOP) command is used to perform a NOP to the selected device (CS# is LOW). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. LOAD MODE REGISTER (LMR) The mode registers are loaded via inputs A[n:0] (where An is the most significant address term), BA0, and BA1(see Mode Register (page 38)). The LOAD MODE REGISTER command can only be issued when all banks are idle and a subsequent executable command cannot be issued until tMRD is met. ACTIVE The ACTIVE command is used to activate a row in a particular bank for a subsequent access. The value on the BA0, BA1 inputs selects the bank, and the address provided selects the row. This row remains active for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank. Figure 9: ACTIVE Command CLK CKE HIGH CS# RAS# CAS# WE# Address Row address BA0, BA1 Bank address Don’t Care PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 25 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Commands READ The READ command is used to initiate a burst read access to an active row. The values on the BA0 and BA1 inputs select the bank; the address provided selects the starting column location. The value on input A10 determines whether auto precharge is used. If auto precharge is selected, the row being accessed is precharged at the end of the READ burst; if auto precharge is not selected, the row remains open for subsequent accesses. Read data appears on the DQ subject to the logic level on the DQM inputs two clocks earlier. If a given DQM signal was registered HIGH, the corresponding DQ will be HighZ two clocks later; if the DQM signal was registered LOW, the DQ will provide valid data. Figure 10: READ Command CLK CKE HIGH CS# RAS# CAS# WE# Address A101 Column address EN AP DIS AP BA0, BA1 Bank address Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. EN AP = enable auto precharge, DIS AP = disable auto precharge. 26 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Commands WRITE The WRITE command is used to initiate a burst write access to an active row. The values on the BA0 and BA1 inputs select the bank; the address provided selects the starting column location. The value on input A10 determines whether auto precharge is used. If auto precharge is selected, the row being accessed is precharged at the end of the write burst; if auto precharge is not selected, the row remains open for subsequent accesses. Input data appearing on the DQ is written to the memory array, subject to the DQM input logic level appearing coincident with the data. If a given DQM signal is registered LOW, the corresponding data is written to memory; if the DQM signal is registered HIGH, the corresponding data inputs are ignored and a WRITE is not executed to that byte/column location. Figure 11: WRITE Command CLK CKE HIGH CS# RAS# CAS# WE# Address A101 Column address EN AP DIS AP BA0, BA1 Bank address Valid address Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Don’t Care 1. EN AP = enable auto precharge, DIS AP = disable auto precharge. 27 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Commands PRECHARGE The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time (tRP) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is precharged, inputs BA0 and BA1 select the bank. Otherwise BA0 and BA1 are treated as “Don’t Care.” After a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands are issued to that bank. Figure 12: PRECHARGE Command CLK CKE HIGH CS# RAS# CAS# WE# Address All banks A10 Bank selected BA0, BA1 Bank address Valid address Don’t Care BURST TERMINATE The BURST TERMINATE command is used to truncate either fixed-length or continuous page bursts. The most recently registered READ or WRITE command prior to the BURST TERMINATE command is truncated. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 28 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Commands AUTO REFRESH AUTO REFRESH is used during normal operation of the SDRAM and is analogous to CAS#-BEFORE-RAS# (CBR) refresh in conventional DRAMs. This command is nonpersistent, so it must be issued each time a refresh is required. All active banks must be precharged prior to issuing an AUTO REFRESH command. The AUTO REFRESH command should not be issued until the minimum tRP has been met after the PRECHARGE command, as shown in Bank/Row Activation (page 43). The addressing is generated by the internal refresh controller. This makes the address bits a “Don’t Care” during an AUTO REFRESH command. Regardless of device width, the 256Mb SDRAM requires 8192 AUTO REFRESH cycles every 64ms (commercial and industrial) or 16ms (automotive). Providing a distributed AUTO REFRESH command every 7.813μs (commercial and industrial) or 1.953μs (automotive) will meet the refresh requirement and ensure that each row is refreshed. Alternatively, 8192 AUTO REFRESH commands can be issued in a burst at the minimum cycle rate (tRFC), once every 64ms (commercial and industrial) or 16ms (automotive). SELF REFRESH The SELF REFRESH command can be used to retain data in the SDRAM, even if the rest of the system is powered-down. When in the self refresh mode, the SDRAM retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command except CKE is disabled (LOW). After the SELF REFRESH command is registered, all the inputs to the SDRAM become a “Don’t Care” with the exception of CKE, which must remain LOW. After self refresh mode is engaged, the SDRAM provides its own internal clocking, causing it to perform its own AUTO REFRESH cycles. The SDRAM must remain in self refresh mode for a minimum period equal to tRAS and may remain in self refresh mode for an indefinite period beyond that. The procedure for exiting self refresh requires a sequence of commands. First, CLK must be stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) prior to CKE going back HIGH. After CKE is HIGH, the SDRAM must have NOP commands issued (a minimum of two clocks) for tXSR because time is required for the completion of any internal refresh in progress. Upon exiting the self refresh mode, AUTO REFRESH commands must be issued every 7.81μs or less, as both SELF REFRESH and AUTO REFRESH utilize the row refresh counter. Self refresh is not supported on automotive temperature (AT) devices. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 29 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Truth Tables Truth Tables Table 15: Truth Table – Current State Bank n, Command to Bank n Notes 1–6 apply to all parameters and conditions Current State CS# RAS# CAS# Any Idle Row active Read (auto precharge disabled) Write (auto precharge disabled) Notes: WE# Command/Action Notes H X X X COMMAND INHIBIT (NOP/continue previous operation) L H H H NO OPERATION (NOP/continue previous operation) L L H H ACTIVE (select and activate row) L L L H AUTO REFRESH 7 L L L L LOAD MODE REGISTER 7 L L H L PRECHARGE 8 L H L H READ (select column and start READ burst) 9 L H L L WRITE (select column and start WRITE burst) 9 L L H L PRECHARGE (deactivate row in bank or banks) 10 L H L H READ (select column and start new READ burst) 9 L H L L WRITE (select column and start WRITE burst) 9 L L H L PRECHARGE (truncate READ burst, start PRECHARGE) 10 L H H L BURST TERMINATE 11 L H L H READ (select column and start READ burst) 9 L H L L WRITE (select column and start new WRITE burst) 9 L L H L PRECHARGE (truncate WRITE burst, start PRECHARGE) 10 L H H L BURST TERMINATE 11 1. This table applies when CKEn-1 was HIGH and CKEn is HIGH (see Table 17 (page 34)) and after tXSR has been met (if the previous state was self refresh). 2. This table is bank-specific, except where noted (for example, the current state is for a specific bank and the commands shown can be issued to that bank when in that state). Exceptions are covered below. 3. Current state definitions: Idle: The bank has been precharged, and tRP has been met. Row active: A row in the bank has been activated, and tRCD has been met. No data bursts/accesses and no register accesses are in progress. Read: A READ burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated. Write: A WRITE burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated. 4. The following states must not be interrupted by a command issued to the same bank. COMMAND INHIBIT or NOP commands, or supported commands to the other bank should be issued on any clock edge occurring during these states. Supported commands to any other bank are determined by the bank’s current state and the conditions described in this and the following table. Precharging: Starts with registration of a PRECHARGE command and ends when tRP is met. After tRP is met, the bank will be in the idle state. Row activating: Starts with registration of an ACTIVE command and ends when tRCD is met. After tRCD is met, the bank will be in the row active state. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 30 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Truth Tables Read with auto precharge enabled: Starts with registration of a READ command with auto precharge enabled and ends when tRP has been met. After tRP is met, the bank will be in the idle state. Write with auto precharge enabled: Starts with registration of a WRITE command with auto precharge enabled and ends when tRP has been met. After tRP is met, the bank will be in the idle state. 5. The following states must not be interrupted by any executable command; COMMAND INHIBIT or NOP commands must be applied on each positive clock edge during these states. Refreshing: Starts with registration of an AUTO REFRESH command and ends when tRFC is met. After tRFC is met, the device will be in the all banks idle state. Accessing mode register: Starts with registration of a LOAD MODE REGISTER command and ends when tMRD has been met. After tMRD is met, the device will be in the all banks idle state. 6. 7. 8. 9. 10. 11. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Precharging all: Starts with registration of a PRECHARGE ALL command and ends when tRP is met. After tRP is met, all banks will be in the idle state. All states and sequences not shown are illegal or reserved. Not bank specific; requires that all banks are idle. Does not affect the state of the bank and acts as a NOP to that bank. READs or WRITEs listed in the Command/Action column include READs or WRITEs with auto precharge enabled and READs or WRITEs with auto precharge disabled. May or may not be bank specific; if all banks need to be precharged, each must be in a valid state for precharging. Not bank-specific; BURST TERMINATE affects the most recent READ or WRITE burst, regardless of bank. 31 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Truth Tables Table 16: Truth Table – Current State Bank n, Command to Bank m Notes 1–6 apply to all parameters and conditions Current State CS# RAS# CAS# Any WE# Command/Action H X X X COMMAND INHIBIT (NOP/continue previous operation) L H H H NO OPERATION (NOP/continue previous operation) Idle X X X X Any command otherwise supported for bank m Row activating, active, or precharging L L H H ACTIVE (select and activate row) Read (auto precharge disabled) Write (auto precharge disabled) Read (with auto precharge) Write (with auto precharge) Notes: Notes L H L H READ (select column and start READ burst) 7 L H L L WRITE (select column and start WRITE burst) 7 L L H L PRECHARGE L L H H ACTIVE (select and activate row) L H L H READ (select column and start new READ burst) 7, 10 L H L L WRITE (select column and start WRITE burst) 7, 11 L L H L PRECHARGE L L H H ACTIVE (select and activate row) L H L H READ (select column and start READ burst) 7, 12 L H L L WRITE (select column and start new WRITE burst) 7, 13 L L H L PRECHARGE L L H H ACTIVE (select and activate row) L H L H READ (select column and start new READ burst) 7, 8, 14 L H L L WRITE (select column and start WRITE burst) 7, 8, 15 L L H L PRECHARGE L L H H ACTIVE (select and activate row) L H L H READ (select column and start READ burst) 7, 8, 16 L H L L WRITE (select column and start new WRITE burst) 7, 8, 17 L L H L PRECHARGE 9 9 9 9 1. This table applies when CKEn-1 was HIGH and CKEn is HIGH (Table 17 (page 34)), and after tXSR has been met (if the previous state was self refresh). 2. This table describes alternate bank operation, except where noted; for example, the current state is for bank n and the commands shown can be issued to bank m, assuming that bank m is in such a state that the given command is supported. Exceptions are covered below. 3. Current state definitions: Idle: The bank has been precharged, and tRP has been met. Row active: A row in the bank has been activated, and tRCD has been met. No data bursts/accesses and no register accesses are in progress. Read: A READ burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated. Write: A WRITE burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 32 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Truth Tables Read with auto precharge enabled: Starts with registration of a READ command with auto precharge enabled and ends when tRP has been met. After tRP is met, the bank will be in the idle state. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. 15. 16. 17. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Write with auto precharge enabled: Starts with registration of a WRITE command with auto precharge enabled and ends when tRP has been met. After tRP is met, the bank will be in the idle state. AUTO REFRESH, SELF REFRESH, and LOAD MODE REGISTER commands can only be issued when all banks are idle. A BURST TERMINATE command cannot be issued to another bank; it applies to the bank represented by the current state only. All states and sequences not shown are illegal or reserved. READs or WRITEs to bank m listed in the Command/Action column include READs or WRITEs with auto precharge enabled and READs or WRITEs with auto precharge disabled. Concurrent auto precharge: Bank n will initiate the auto precharge command when its burst has been interrupted by bank m burst. The burst in bank n continues as initiated. For a READ without auto precharge interrupted by a READ (with or without auto precharge), the READ to bank m will interrupt the READ on bank n, CAS latency (CL) later. For a READ without auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank m will interrupt the READ on bank n when registered. DQM should be used one clock prior to the WRITE command to prevent bus contention. For a WRITE without auto precharge interrupted by a READ (with or without auto precharge), the READ to bank m will interrupt the WRITE on bank n when registered, with the data-out appearing CL later. The last valid WRITE to bank n will be data-in registered one clock prior to the READ to bank m. For a WRITE without auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank m will interrupt the WRITE on bank n when registered. The last valid WRITE to bank n will be data-in registered one clock prior to the READ to bank m. For a READ with auto precharge interrupted by a READ (with or without auto precharge), the READ to bank m will interrupt the READ on bank n, CL later. The PRECHARGE to bank n will begin when the READ to bank m is registered. For a READ with auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank m will interrupt the READ on bank n when registered. DQM should be used two clocks prior to the WRITE command to prevent bus contention. The PRECHARGE to bank n will begin when the WRITE to bank m is registered. For a WRITE with auto precharge interrupted by a READ (with or without auto precharge), the READ to bank m will interrupt the WRITE on bank n when registered, with the data-out appearing CL later. The PRECHARGE to bank n will begin after tWR is met, where tWR begins when the READ to bank m is registered. The last valid WRITE bank n will be data-in registered one clock prior to the READ to bank m. For a WRITE with auto precharge interrupted by a WRITE (with or without auto precharge), the WRITE to bank m will interrupt the WRITE on bank n when registered. The PRECHARGE to bank n will begin after tWR is met, where tWR begins when the WRITE to bank m is registered. The last valid WRITE to bank n will be data registered one clock to the WRITE to bank m. 33 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Truth Tables Table 17: Truth Table – CKE Notes 1–4 apply to all parameters and conditions Current State CKEn-1 CKEn Power-down L Commandn Actionn X Maintain power-down X Maintain self refresh L Self refresh Clock suspend Power-down L H Self refresh X Maintain clock suspend COMMAND INHIBIT or NOP Exit power-down 5 COMMAND INHIBIT or NOP Exit self refresh 6 X Exit clock suspend 7 COMMAND INHIBIT or NOP Power-down entry AUTO REFRESH Self refresh entry VALID Clock suspend entry Clock suspend All banks idle H L All banks idle Reading or writing H Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN H Notes See Table 16 (page 32). 1. CKEn is the logic state of CKE at clock edge n; CKEn-1 was the state of CKE at the previous clock edge. 2. Current state is the state of the SDRAM immediately prior to clock edge n. 3. COMMANDn is the command registered at clock edge n, and ACTIONn is a result of COMMANDn. 4. All states and sequences not shown are illegal or reserved. 5. Exiting power-down at clock edge n will put the device in the all banks idle state in time for clock edge n + 1 (provided that tCKS is met). 6. Exiting self refresh at clock edge n will put the device in the all banks idle state after tXSR is met. COMMAND INHIBIT or NOP commands should be issued on any clock edges occurring during the tXSR period. A minimum of two NOP commands must be provided during the tXSR period. 7. After exiting clock suspend at clock edge n, the device will resume operation and recognize the next command at clock edge n + 1. 34 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Initialization Initialization SDRAM must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. After power is applied to V DD and V DDQ (simultaneously) and the clock is stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin), the SDRAM requires a 100μs delay prior to issuing any command other than a COMMAND INHIBIT or NOP. Starting at some point during this 100μs period and continuing at least through the end of this period, COMMAND INHIBIT or NOP commands must be applied. After the 100μs delay has been satisfied with at least one COMMAND INHIBIT or NOP command having been applied, a PRECHARGE command should be applied. All banks must then be precharged, thereby placing the device in the all banks idle state. Once in the idle state, at least two AUTO REFRESH cycles must be performed. After the AUTO REFRESH cycles are complete, the SDRAM is ready for mode register programming. Because the mode register will power up in an unknown state, it must be loaded prior to applying any operational command. If desired, the two AUTO REFRESH commands can be issued after the LMR command. The recommended power-up sequence for SDRAM: 1. Simultaneously apply power to V DD and V DDQ. 2. Assert and hold CKE at a LVTTL logic LOW since all inputs and outputs are LVTTLcompatible. 3. Provide stable CLOCK signal. Stable clock is defined as a signal cycling within timing constraints specified for the clock pin. 4. Wait at least 100μs prior to issuing any command other than a COMMAND INHIBIT or NOP. 5. Starting at some point during this 100μs period, bring CKE HIGH. Continuing at least through the end of this period, 1 or more COMMAND INHIBIT or NOP commands must be applied. 6. Perform a PRECHARGE ALL command. 7. Wait at least tRP time; during this time NOPs or DESELECT commands must be given. All banks will complete their precharge, thereby placing the device in the all banks idle state. 8. Issue an AUTO REFRESH command. 9. Wait at least tRFC time, during which only NOPs or COMMAND INHIBIT commands are allowed. 10. Issue an AUTO REFRESH command. 11. Wait at least tRFC time, during which only NOPs or COMMAND INHIBIT commands are allowed. 12. The SDRAM is now ready for mode register programming. Because the mode register will power up in an unknown state, it should be loaded with desired bit values prior to applying any operational command. Using the LMR command, program the mode register. The mode register is programmed via the MODE REGISTER SET command with BA1 = 0, BA0 = 0 and retains the stored information until it is programmed again or the device loses power. Not programming the mode register upon initialization will result in default settings which may not be desired. Outputs are guaranteed High-Z after the LMR command is issued. Outputs should be High-Z already before the LMR command is issued. 13. Wait at least tMRD time, during which only NOP or DESELECT commands are allowed. At this point the DRAM is ready for any valid command. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 35 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Initialization Note: More than two AUTO REFRESH commands can be issued in the sequence. After steps 9 and 10 are complete, repeat them until the desired number of AUTO REFRESH + tRFC loops is achieved. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 36 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Initialization Figure 13: Initialize and Load Mode Register T0 CK (( )) CKE (( )) (( )) COMMAND (( )) (( )) tCK T1 (( )) (( )) tCKH tCKS Tn + 1 To + 1 tCL (( )) (( )) tCH (( )) (( )) (( )) (( )) (( )) Tp + 1 Tp + 2 Tp + 3 (( )) tCMS tCMH NOP PRECHARGE (( )) (( )) AUTO REFRESH (( )) NOP NOP (( )) AUTO REFRESH (( )) NOP NOP (( )) DQM/ DQML, DQMU (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) A[9:0], A[12:11] (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) A10 (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) BA0, BA1 DQ ALL BANKS SINGLE BANK (( )) (( )) (( )) T = 100µs MIN ALL BANKS High-Z LOAD MODE REGISTER tAS NOP tAH 5 ROW CODE tAS ACTIVE tAH ROW CODE BANK (( )) tRP Power-up: VDD and CLK stable Precharge all banks tRFC tRFC AUTO REFRESH AUTO REFRESH tMRD Program Mode Register 1, 3, 4 DON’T CARE UNDEFINED Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. 2. 3. 4. 5. The mode register may be loaded prior to the AUTO REFRESH cycles if desired. If CS is HIGH at clock HIGH time, all commands applied are NOP. JEDEC and PC100 specify three clocks. Outputs are guaranteed High-Z after command is issued. A12 should be a LOW at tP + 1. 37 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Mode Register Mode Register The mode register defines the specific mode of operation, including burst length (BL), burst type, CAS latency (CL), operating mode, and write burst mode. The mode register is programmed via the LOAD MODE REGISTER command and retains the stored information until it is programmed again or the device loses power. Mode register bits M[2:0] specify the BL; M3 specifies the type of burst; M[6:4] specify the CL; M7 and M8 specify the operating mode; M9 specifies the write burst mode; and M10–Mn should be set to zero to ensure compatibility with future revisions. Mn + 1 and Mn + 2 should be set to zero to select the mode register. The mode registers must be loaded when all banks are idle, and the controller must wait tMRD before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 38 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Mode Register Figure 14: Mode Register Definition A12 A11 A10 12 11 10 A9 A8 8 9 A4 5 6 7 WB Op Mode Reserved A5 A6 A7 A3 3 4 CAS Latency BT Program BA1, BA0 = “0, 0” to ensure compatibility with future devices. 1 2 A0 0 Address Bus Mode Register (Mx) Burst Length Burst Length M2 M1 M0 Write Burst Mode M9 A1 A2 0 Programmed Burst Length 1 Single Location Access M3 = 0 M3 = 1 0 0 0 1 1 0 0 1 2 2 0 1 0 4 4 0 1 1 8 8 1 0 0 Reserved Reserved M8 M7 M6-M0 Operating Mode 1 0 1 Reserved Reserved 0 0 Defined Standard Operation 1 1 0 Reserved Reserved – – – All other states reserved 1 1 1 Full Page Reserved M6 M5 M4 PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN M3 Burst Type 0 Sequential 1 Interleaved CAS Latency 0 0 0 Reserved 0 0 1 Reserved 0 1 0 2 0 1 1 3 1 0 0 Reserved 1 0 1 Reserved 1 1 0 Reserved 1 1 1 Reserved 39 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Mode Register Burst Length Read and write accesses to the device are burst oriented, and the burst length (BL) is programmable. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 1, 2, 4, 8, or continuous locations are available for both the sequential and the interleaved burst types, and a continuous page burst is available for the sequential type. The continuous page burst is used in conjunction with the BURST TERMINATE command to generate arbitrary burst lengths. Reserved states should not be used, as unknown operation or incompatibility with future versions may result. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst wraps within the block when a boundary is reached. The block is uniquely selected by A[8:1] when BL = 2, A[8:2] when BL = 4, and A[8:3] when BL = 8. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. Continuous page bursts wrap within the page when the boundary is reached. Burst Type Accesses within a given burst can be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3. The ordering of accesses within a burst is determined by the burst length, the burst type, and the starting column address. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 40 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Mode Register Table 18: Burst Definition Table Order of Accesses Within a Burst Burst Length Starting Column Address 2 Type = Interleaved 0 0-1 0-1 1 1-0 1-0 A0 4 8 Type = Sequential A1 A0 0 0 0-1-2-3 0-1-2-3 0 1 1-2-3-0 1-0-3-2 1 0 2-3-0-1 2-3-0-1 1 1 3-0-1-2 3-2-1-0 A2 A1 A0 0 0 0 0-1-2-3-4-5-6-7 0-1-2-3-4-5-6-7 0 0 1 1-2-3-4-5-6-7-0 1-0-3-2-5-4-7-6 0 1 0 2-3-4-5-6-7-0-1 2-3-0-1-6-7-4-5 0 1 1 3-4-5-6-7-0-1-2 3-2-1-0-7-6-5-4 1 0 0 4-5-6-7-0-1-2-3 4-5-6-7-0-1-2-3 1 0 1 5-6-7-0-1-2-3-4 5-4-7-6-1-0-3-2 1 1 0 6-7-0-1-2-3-4-5 6-7-4-5-2-3-0-1 1 1 1 7-0-1-2-3-4-5-6 7-6-5-4-3-2-1-0 Cn, Cn + 1, Cn + 2, Cn + 3...Cn - 1, Cn... Not supported Continuous n = A0–An/9/8 (location 0–y) Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. For full-page accesses: y = 2048 (x4); y = 1024 (x8); y = 512 (x16). 2. For BL = 2, A1–A9, A11 (x4); A1–A9 (x8); or A1–A8 (x16) select the block-of-two burst; A0 selects the starting column within the block. 3. For BL = 4, A2–A9, A11 (x4); A2–A9 (x8); or A2–A8 (x16) select the block-of-four burst; A0–A1 select the starting column within the block. 4. For BL = 8, A3–A9, A11 (x4); A3–A9 (x8); or A3–A8 (x16) select the block-of-eight burst; A0–A2 select the starting column within the block. 5. For a full-page burst, the full row is selected and A0–A9, A11 (x4); A0–A9 (x8); or A0–A8 (x16) select the starting column. 6. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block. 7. For BL = 1, A0–A9, A11 (x4); A0–A9 (x8); or A0–A8 (x16) select the unique column to be accessed, and mode register bit M3 is ignored. 41 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Mode Register CAS Latency The CAS latency (CL) is the delay, in clock cycles, between the registration of a READ command and the availability of the output data. The latency can be set to two or three clocks. If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n + m. The DQ start driving as a result of the clock edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data is valid by clock edge n + m. For example, assuming that the clock cycle time is such that all relevant access times are met, if a READ command is registered at T0 and the latency is programmed to two clocks, the DQ start driving after T1 and the data is valid by T2. Reserved states should not be used as unknown operation or incompatibility with future versions may result. Figure 15: CAS Latency T0 T1 T2 T3 NOP NOP CLK Command READ tOH tLZ DQ tAC DOUT CL = 2 T0 T1 T2 T3 T4 NOP NOP NOP CLK Command READ tOH tLZ DQ CL = 3 tAC Don’t Care DOUT Undefined Operating Mode The normal operating mode is selected by setting M7 and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use. Reserved states should not be used because unknown operation or incompatibility with future versions may result. Write Burst Mode When M9 = 0, the burst length programmed via M[2:0] applies to both READ and WRITE bursts; when M9 = 1, the programmed burst length applies to READ bursts, but write accesses are single-location (nonburst) accesses. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 42 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Bank/Row Activation Bank/Row Activation Before any READ or WRITE commands can be issued to a bank within the SDRAM, a row in that bank must be opened. This is accomplished via the ACTIVE command, which selects both the bank and the row to be activated. After a row is opened with the ACTIVE command, a READ or WRITE command can be issued to that row, subject to the tRCD specification. tRCD (MIN) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVE command on which a READ or WRITE command can be entered. For example, a tRCD specification of 20ns with a 125 MHz clock (8ns period) results in 2.5 clocks, rounded to 3. This is reflected in Figure 16 (page 43), which covers any case where 2 < tRCD (MIN)/tCK ≤ 3. (The same procedure is used to convert other specification limits from time units to clock cycles.) A subsequent ACTIVE command to a different row in the same bank can only be issued after the previous active row has been precharged. The minimum time interval between successive ACTIVE commands to the same bank is defined by tRC. A subsequent ACTIVE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access overhead. The minimum time interval between successive ACTIVE commands to different banks is defined by tRRD. Figure 16: Example: Meeting tRCD (MIN) When 2 < tRCD (MIN)/tCK < 3 T0 T1 T2 T3 CLK tCK Command ACTIVE tCK NOP tCK NOP READ or WRITE tRCD(MIN) Don’t Care PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 43 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM READ Operation READ Operation READ bursts are initiated with a READ command, as shown in Figure 10 (page 26). The starting column and bank addresses are provided with the READ command, and auto precharge is either enabled or disabled for that burst access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. In the following figures, auto precharge is disabled. During READ bursts, the valid data-out element from the starting column address is available following the CAS latency after the READ command. Each subsequent dataout element will be valid by the next positive clock edge. Figure 18 (page 46) shows general timing for each possible CAS latency setting. Upon completion of a burst, assuming no other commands have been initiated, the DQ signals will go to High-Z. A continuous page burst continues until terminated. At the end of the page, it wraps to column 0 and continues. Data from any READ burst can be truncated with a subsequent READ command, and data from a fixed-length READ burst can be followed immediately by data from a READ command. In either case, a continuous flow of data can be maintained. The first data element from the new burst either follows the last element of a completed burst or the last desired data element of a longer burst that is being truncated. The new READ command should be issued x cycles before the clock edge at which the last desired data element is valid, where x = CL - 1. This is shown in Figure 18 (page 46) for CL2 and CL3. SDRAM devices use a pipelined architecture and therefore do not require the 2n rule associated with a prefetch architecture. A READ command can be initiated on any clock cycle following a READ command. Full-speed random read accesses can be performed to the same bank, or each subsequent READ can be performed to a different bank. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 44 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM READ Operation Figure 17: Consecutive READ Bursts T0 T1 T2 T3 T4 T5 T6 CLK Command READ NOP NOP NOP READ NOP NOP X = 1 cycle Address Bank, Col n Bank, Col b DOUT n DQ DOUT n+2 DOUT n+1 DOUT n+3 DOUT b CL = 2 T0 T1 T2 T3 T4 T5 T6 T7 CLK Command READ NOP NOP NOP READ NOP NOP NOP X = 2 cycles Address Bank, Col n Bank, Col b DOUT DQ CL = 3 Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN DOUT DOUT Transitioning data DOUT DOUT Don’t Care 1. Each READ command can be issued to any bank. DQM is LOW. 45 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM READ Operation Figure 18: Random READ Accesses T0 T1 T2 T3 T4 Command READ READ READ READ Address Bank, Col n Bank, Col a Bank, Col x Bank, Col m T5 CLK DOUT DQ NOP DOUT NOP DOUT DOUT CL = 2 T0 T1 T2 T3 T4 Command READ READ READ READ Address Bank, Col n Bank, Col a Bank, Col x Bank, Col m T5 T6 CLK NOP DOUT DQ DOUT NOP DOUT NOP DOUT CL = 3 Transitioning data Note: Don’t Care 1. Each READ command can be issued to any bank. DQM is LOW. Data from any READ burst can be truncated with a subsequent WRITE command, and data from a fixed-length READ burst can be followed immediately by data from a WRITE command (subject to bus turnaround limitations). The WRITE burst can be initiated on the clock edge immediately following the last (or last desired) data element from the READ burst, provided that I/O contention can be avoided. In a given system design, there is a possibility that the device driving the input data will go Low-Z before the DQ go High-Z. In this case, at least a single-cycle delay should occur between the last read data and the WRITE command. The DQM input is used to avoid I/O contention, as shown in Figure 19 (page 47) and Figure 20 (page 48). The DQM signal must be asserted (HIGH) at least two clocks prior to the WRITE command (DQM latency is two clocks for output buffers) to suppress data-out from the READ. After the WRITE command is registered, the DQ will go to High-Z (or remain High-Z), regardless of the state of the DQM signal, provided the DQM was active on the clock just prior to the WRITE command that truncated the READ command. If not, the second WRITE will be an invalid WRITE. For example, if DQM was LOW during T4, then the WRITEs at T5 and T7 would be valid, and the WRITE at T6 would be invalid. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 46 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM READ Operation The DQM signal must be de-asserted prior to the WRITE command (DQM latency is zero clocks for input buffers) to ensure that the written data is not masked. Figure 19 (page 47) shows where, due to the clock cycle frequency, bus contention is avoided without having to add a NOP cycle, while Figure 20 (page 48) shows the case where an additional NOP cycle is required. A fixed-length READ burst may be followed by or truncated with a PRECHARGE command to the same bank, provided that auto precharge was not activated. The PRECHARGE command should be issued x cycles before the clock edge at which the last desired data element is valid, where x = CL - 1. This is shown in Figure 21 (page 48) for each possible CL; data element n + 3 is either the last of a burst of four or the last desired data element of a longer burst. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until tRP is met. Note that part of the row precharge time is hidden during the access of the last data element(s). In the case of a fixed-length burst being executed to completion, a PRECHARGE command issued at the optimum time (as described above) provides the same operation that would result from the same fixed-length burst with auto precharge. The disadvantage of the PRECHARGE command is that it requires that the command and address buses be available at the appropriate time to issue the command. The advantage of the PRECHARGE command is that it can be used to truncate fixed-length or continuous page bursts. Figure 19: READ-to-WRITE T0 T1 T2 T3 T4 CLK DQM Command READ Address Bank, Col n NOP NOP NOP WRITE Bank, Col b tCK tHZ DOUT DQ DIN t DS Transitioning data Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Don’t Care 1. CL = 3. The READ command can be issued to any bank, and the WRITE command can be to any bank. If a burst of one is used, DQM is not required. 47 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM READ Operation Figure 20: READ-to-WRITE With Extra Clock Cycle T0 T1 T2 T3 T4 T5 CLK DQM Command Address READ NOP NOP NOP NOP WRITE Bank, Col n Bank, Col b tHZ DOUT DQ DIN tDS Transitioning data Note: Don’t Care 1. CL = 3. The READ command can be issued to any bank, and the WRITE command can be to any bank. Figure 21: READ-to-PRECHARGE T0 T1 T2 T3 T4 T5 T6 T7 CLK tRP Command READ Address Bank a, Col n NOP NOP NOP NOP PRECHARGE NOP ACTIVE X = 1 cycle Bank (a or all) DOUT DQ DOUT Bank a, Row DOUT DOUT CL = 2 T0 T1 T2 T3 T4 T5 T6 T7 CLK t RP Command READ NOP NOP NOP PRECHARGE NOP NOP ACTIVE X = 2 cycles Address Bank (a or all) Bank a, Col DOUT DQ DOUT Bank a, Row DOUT DOUT CL = 3 Transitioning data Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Don’t Care 1. DQM is LOW. 48 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM READ Operation Continuous-page READ bursts can be truncated with a BURST TERMINATE command and fixed-length READ bursts can be truncated with a BURST TERMINATE command, provided that auto precharge was not activated. The BURST TERMINATE command should be issued x cycles before the clock edge at which the last desired data element is valid, where x = CL - 1. This is shown in Figure 22 (page 49) for each possible CAS latency; data element n + 3 is the last desired data element of a longer burst. Figure 22: Terminating a READ Burst T0 T1 T2 T3 T4 T5 T6 CLK Command READ Address Bank, Col n NOP NOP NOP BURST TERMINATE NOP NOP X = 1 cycle DOUT DQ DOUT DOUT DOUT CL = 2 T0 T1 T2 T3 T4 T5 T7 T6 CLK Command READ Address Bank, Col n NOP NOP NOP BURST TERMINATE NOP NOP NOP X = 2 cycles DOUT DQ CL = 3 Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN DOUT DOUT Transitioning data DOUT Don’t Care 1. DQM is LOW. 49 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM READ Operation Figure 23: Alternating Bank Read Accesses T0 tCK CLK T1 tCL T2 T3 T4 T5 T6 T7 T8 READ NOP ACTIVE tCH tCKS tCKH tCMS tCMH CKE Command ACTIVE NOP READ NOP NOP ACTIVE tCMS tCMH DQM tAS Address Row tAS A10 tAH 1 Row Column m Row Column b Enable auto precharge Enable auto precharge Row Row tAS BA0, BA1 tAH Row tAH Bank 0 Bank 0 Bank 3 Bank 3 tAC tAC DQ tLZ tRCD - bank 0 tOH tOH tAC DOUT DOUT Bank 0 tAC tOH DOUT tAC tOH DOUT tRP - bank 0 CL - bank 0 tAC tOH DOUT tRCD - bank 0 tRAS - bank 0 tRC - bank 0 tRRD tRCD - bank 3 CL - bank 3 Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Undefined 1. For this example, BL = 4 and CL = 2. 50 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM READ Operation Figure 24: READ Continuous Page Burst T0 tCL CLK T1 tCH tCK T2 T3 T4 T5 T6 (( )) (( )) tCKS tCKH tCMS tCMH ACTIVE NOP READ tCMS NOP NOP NOP NOP tCMH tAS A10 Tn + 4 (( )) (( )) NOP BURST TERM NOP NOP (( )) (( )) Column m tAH (( )) (( )) Row tAS BA0, BA1 tAH Row tAS Tn + 3 (( )) (( )) DQM Address Tn + 2 (( )) (( )) CKE Command Tn + 1 tAH Bank (( )) (( )) Bank tAC tAC tOH DOUT DQ DOUT tLZ tRCD CAS latency tAC tOH tAC tOH (( )) (( DOUT ) ) (( )) tAC tOH DOUT Full-page burst does not self-terminate. Can use BURST TERMINATE command. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN DOUT tOH DOUT tHZ All locations within same row Full page completed Note: tAC tOH Don’t Care Undefined 1. For this example, CL = 2. 51 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM READ Operation Figure 25: READ – DQM Operation T0 tCK CLK tCKS tCKH tCMS tCMH T1 tCL T2 T3 T4 T5 NOP NOP T6 T7 T8 NOP NOP tCH CKE Command ACTIVE NOP READ tCMS NOP NOP tCMH DQM tAS Row Address tAS Column m tAH Enable auto precharge Row A10 tAS BA0, BA1 tAH Disable auto precharge tAH Bank Bank tAC tOH tAC DQ DOUT tLZ tRCD tHZ CL = 2 tAC tLZ tOH tOH DOUT DOUT tHZ Don’t Care Undefined Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. For this example, BL = 4 and CL = 2. 52 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM WRITE Operation WRITE Operation WRITE bursts are initiated with a WRITE command, as shown in Figure 11 (page 27). The starting column and bank addresses are provided with the WRITE command and auto precharge is either enabled or disabled for that access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. For the generic WRITE commands used in the following figures, auto precharge is disabled. During WRITE bursts, the first valid data-in element is registered coincident with the WRITE command. Subsequent data elements are registered on each successive positive clock edge. Upon completion of a fixed-length burst, assuming no other commands have been initiated, the DQ will remain at High-Z and any additional input data will be ignored (see Figure 26 (page 53)). A continuous page burst continues until terminated; at the end of the page, it wraps to column 0 and continues. Data for any WRITE burst can be truncated with a subsequent WRITE command, and data for a fixed-length WRITE burst can be followed immediately by data for a WRITE command. The new WRITE command can be issued on any clock following the previous WRITE command, and the data provided coincident with the new command applies to the new command (see Figure 27 (page 54)). Data n + 1 is either the last of a burst of two or the last desired data element of a longer burst. SDRAM devices use a pipelined architecture and therefore do not require the 2n rule associated with a prefetch architecture. A WRITE command can be initiated on any clock cycle following a previous WRITE command. Full-speed random write accesses within a page can be performed to the same bank, as shown in Figure 28 (page 55), or each subsequent WRITE can be performed to a different bank. Figure 26: WRITE Burst T0 T1 T2 T3 Command WRITE NOP NOP NOP Address Bank, Col n CLK DQ DIN DIN Transitioning data Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Don’t Care 1. BL = 2. DQM is LOW. 53 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM WRITE Operation Figure 27: WRITE-to-WRITE T0 T1 T2 Command WRITE NOP WRITE Address Bank, Col n CLK DQ DIN Bank, Col b DIN Transitioning data Note: DIN Don’t Care 1. DQM is LOW. Each WRITE command may be issued to any bank. Data for any WRITE burst can be truncated with a subsequent READ command, and data for a fixed-length WRITE burst can be followed immediately by a READ command. After the READ command is registered, data input is ignored and WRITEs will not be executed (see Figure 29 (page 55)). Data n + 1 is either the last of a burst of two or the last desired data element of a longer burst. Data for a fixed-length WRITE burst can be followed by or truncated with a PRECHARGE command to the same bank, provided that auto precharge was not activated. A continuous-page WRITE burst can be truncated with a PRECHARGE command to the same bank. The PRECHARGE command should be issued tWR after the clock edge at which the last desired input data element is registered. The auto precharge mode requires a tWR of at least one clock with time to complete, regardless of frequency. In addition, when truncating a WRITE burst at high clock frequencies ( tCK < 15ns), the DQM signal must be used to mask input data for the clock edge prior to and the clock edge coincident with the PRECHARGE command (see Figure 30 (page 56)). Data n + 1 is either the last of a burst of two or the last desired data element of a longer burst. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until tRP is met. In the case of a fixed-length burst being executed to completion, a PRECHARGE command issued at the optimum time (as described above) provides the same operation that would result from the same fixed-length burst with auto precharge. The disadvantage of the PRECHARGE command is that it requires that the command and address buses be available at the appropriate time to issue the command. The advantage of the PRECHARGE command is that it can be used to truncate fixed-length bursts or continuous page bursts. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 54 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM WRITE Operation Figure 28: Random WRITE Cycles T0 T1 T2 T3 Command WRITE WRITE WRITE WRITE Address Bank, Col n Bank, Col a Bank, Col x Bank, Col m DIN DIN DIN DIN CLK DQ Transitioning data Note: Don’t Care 1. Each WRITE command can be issued to any bank. DQM is LOW. Figure 29: WRITE-to-READ T0 T1 T2 Command WRITE NOP READ Address Bank, Col n T3 T4 T5 NOP NOP NOP DOUT DOUT CLK DQ DIN Bank, Col b DIN Transitioning data Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Don’t Care 1. The WRITE command can be issued to any bank, and the READ command can be to any bank. DQM is LOW. CL = 2 for illustration. 55 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM WRITE Operation Figure 30: WRITE-to-PRECHARGE T0 T1 T2 T3 T4 T5 T6 NOP ACTIVE NOP CLK tWR @ tCK ≥ 15ns DQM tRP Command Address WRITE NOP NOP PRECHARGE Bank (a or all) Bank a, Col n Bank a, Row tWR DQ DIN DIN tWR @ tCK < 15ns DQM tRP Command Address WRITE NOP NOP PRECHARGE NOP NOP Bank (a or all) Bank a, Col n ACTIVE Bank a, Row t WR DQ DIN DIN Transitioning data Note: Don’t Care 1. In this example DQM could remain LOW if the WRITE burst is a fixed length of two. Fixed-length WRITE bursts can be truncated with the BURST TERMINATE command. When truncating a WRITE burst, the input data applied coincident with the BURST TERMINATE command is ignored. The last data written (provided that DQM is LOW at that time) will be the input data applied one clock previous to the BURST TERMINATE command. This is shown in Figure 31 (page 57), where data n is the last desired data element of a longer burst. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 56 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM WRITE Operation Figure 31: Terminating a WRITE Burst T0 T1 Command WRITE BURST TERMINATE Address Bank, Col n T2 CLK DQ DIN Transitioning data Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN NEXT COMMAND Address Data Don’t Care 1. DQM is LOW. 57 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM WRITE Operation Figure 32: Alternating Bank Write Accesses T0 tCK CLK T1 tCL T2 T3 T4 T5 T6 T7 T8 T9 WRITE NOP NOP ACTIVE tCH tCKS tCKH tCMS tCMH CKE Command ACTIVE NOP WRITE tCMS NOP NOP ACTIVE tCMH DQM tAS Address tAS A10 Row Column m tAH Row Column b Enable auto precharge Enable auto precharge Row tAS BA0, BA1 tAH Row Row Row tAH Bank 0 Bank 0 tDS tDH DIN DQ Bank 1 tDS tDH DIN tDS Bank 1 tDS tDH DIN tDH DIN tDS tDH DIN tWR - bank 0 tRCD - bank 0 Bank 0 tDS tDH DIN tDS tDH DIN tRP - bank 0 tDS tDH DIN tRCD - bank 0 tRAS - bank 0 tWR - bank 1 tRC - bank 0 tRRD tRCD - bank 1 Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. For this example, BL = 4. 58 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM WRITE Operation Figure 33: WRITE – Continuous Page Burst T0 tCL CLK tCKS T1 tCH T2 tCK T3 T4 T5 (( )) (( )) tCKH Command tCMH ACTIVE NOP WRITE NOP NOP NOP tCMS tCMH Address A10 (( )) (( )) NOP BURST TERM NOP (( )) (( )) Column m tAH (( )) (( )) Row tAS BA0, BA1 tAH Row tAS Tn + 3 (( )) (( )) DQM tAS Tn + 2 (( )) (( )) CKE tCMS Tn + 1 tAH Bank (( )) (( )) Bank tDS DIN DQ tDH tDS tDH tDS DIN tDH DIN tRCD tDS tDH DIN (( )) (( )) tDS All locations within same row tDH DIN Full-page burst does not self-terminate. Use BURST TERMINATE command to stop.1, 2 Full page completed Notes: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Don’t Care 1. tWR must be satisfied prior to issuing a PRECHARGE command. 2. Page left open; no tRP. 59 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM WRITE Operation Figure 34: WRITE – DQM Operation T0 tCK CLK tCKS tCKH tCMS tCMH T1 tCL T2 T3 T4 T5 NOP NOP NOP T6 T7 NOP NOP tCH CKE Command ACTIVE NOP WRITE tCMS tCMH DQM tAS Address Row tAS A10 Column m tAH Enable auto precharge Row tAS BA0, BA1 tAH Disable auto precharge tAH Bank Bank tDS tDH tDS DIN DQ DIN tRCD Note: tDH tDS tDH DIN Don’t Care 1. For this example, BL = 4. Burst Read/Single Write The burst read/single write mode is entered by programming the write burst mode bit (M9) in the mode register to a 1. In this mode, all WRITE commands result in the access of a single column location (burst of one), regardless of the programmed burst length. READ commands access columns according to the programmed burst length and sequence, just as in the normal mode of operation (M9 = 0). PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 60 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation PRECHARGE Operation The PRECHARGE command (see Figure 12 (page 28)) is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access some specified time (tRP) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged (A10 = LOW), inputs BA0 and BA1 select the bank. When all banks are to be precharged (A10 = HIGH), inputs BA0 and BA1 are treated as “Don’t Care.” After a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. Auto Precharge Auto precharge is a feature that performs the same individual-bank PRECHARGE function described previously, without requiring an explicit command. This is accomplished by using A10 to enable auto precharge in conjunction with a specific READ or WRITE command. A precharge of the bank/row that is addressed with the READ or WRITE command is automatically performed upon completion of the READ or WRITE burst, except in the continuous page burst mode where auto precharge does not apply. In the specific case of write burst mode set to single location access with burst length set to continuous, the burst length setting is the overriding setting and auto precharge does not apply. Auto precharge is nonpersistent in that it is either enabled or disabled for each individual READ or WRITE command. Auto precharge ensures that the precharge is initiated at the earliest valid stage within a burst. Another command cannot be issued to the same bank until the precharge time (tRP) is completed. This is determined as if an explicit PRECHARGE command was issued at the earliest possible time, as described for each burst type in the Burst Type (page 40) section. Micron SDRAM supports concurrent auto precharge; cases of concurrent auto precharge for READs and WRITEs are defined below. READ with auto precharge interrupted by a READ (with or without auto precharge) A READ to bank m will interrupt a READ on bank n following the programmed CAS latency. The precharge to bank n begins when the READ to bank m is registered (see Figure 35 (page 62)). READ with auto precharge interrupted by a WRITE (with or without auto precharge) A WRITE to bank m will interrupt a READ on bank n when registered. DQM should be used two clocks prior to the WRITE command to prevent bus contention. The precharge to bank n begins when the WRITE to bank m is registered (see Figure 36 (page 63)). WRITE with auto precharge interrupted by a READ (with or without auto precharge) A READ to bank m will interrupt a WRITE on bank n when registered, with the data-out appearing CL later. The precharge to bank n will begin after tWR is met, where tWR begins when the READ to bank m is registered. The last valid WRITE to bank n will be data-in registered one clock prior to the READ to bank m (see Figure 41 (page 68)). WRITE with auto precharge interrupted by a WRITE (with or without auto precharge) A WRITE to bank m will interrupt a WRITE on bank n when registered. The precharge to bank n will begin after tWR is met, where tWR begins when the WRITE to bank m is reg- PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 61 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation istered. The last valid data WRITE to bank n will be data registered one clock prior to a WRITE to bank m (see Figure 42 (page 68)). Figure 35: READ With Auto Precharge Interrupted by a READ T0 T1 T2 T3 T4 T5 T6 T7 CLK Command Bank n Internal states NOP Page active READ - AP Bank n READ - AP Bank m NOP READ with burst of 4 NOP NOP NOP Interrupt burst, precharge Idle tRP - bank n Bank m Page active Address Bank n, Col a NOP tRP - bank m Precharge READ with burst of 4 Bank m, Col d DOUT DQ DOUT DOUT DOUT CL = 3 (bank n) CL = 3 (bank m) Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. DQM is LOW. 62 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation Figure 36: READ With Auto Precharge Interrupted by a WRITE T0 T1 T2 T3 T4 T5 T6 T7 CLK Command Internal States Bank n READ - AP Bank n Page active NOP NOP NOP READ with burst of 4 WRITE - AP Bank m NOP NOP Interrupt burst, precharge Idle tWR - bankm tRP - bank n Page active Bank m Address NOP Write-back WRITE with burst of 4 Bank n, Col a Bank m, Col d DQM1 DOUT DQ CL = 3 (bank n) Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN DIN DIN DIN Transitioning data DIN Don’t Care 1. DQM is HIGH at T2 to prevent DOUTa + 1 from contending with DINd at T4. 63 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation Figure 37: READ With Auto Precharge T0 tCK CLK tCKS tCKH tCMS tCMH T1 tCL T2 T3 T4 T5 NOP NOP T6 T7 T8 NOP NOP ACTIVE tCH CKE Command ACTIVE NOP READ tCMS NOP tCMH DQM tAS Address Row tAS A10 Row Column m tAH Enable auto precharge Row tAS BA0, BA1 tAH Row tAH Bank Bank Bank tAC tOH tAC DQ tLZ tRCD DOUT m tAC tOH DOUT m+1 tAC tOH DOUT m+2 tRP CL = 2 tOH DOUT m+3 tHZ tRAS tRC Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Undefined 1. For this example, BL = 4 and CL = 2. 64 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation Figure 38: READ Without Auto Precharge T0 tCK CLK tCKS T1 tCL T2 T3 T4 T5 NOP NOP T6 T7 T8 NOP ACTIVE tCH tCKH CKE tCMS tCMH Command ACTIVE NOP READ NOP PRECHARGE tCMS tCMH DQM tAS Address Row tAS Row Column m tAH All banks Row A10 tAS BA0, BA1 tAH Row tAH Bank Disable auto precharge Single bank Bank Bank(s) tAC tOH tAC DQ tLZ tRCD DOUT tOH DOUT Bank tAC tAC tOH DOUT tRP CL = 2 tOH DOUT tHZ tRAS tRC Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Undefined 1. For this example, BL = 4, CL = 2, and the READ burst is followed by a manual PRECHARGE. 65 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation Figure 39: Single READ With Auto Precharge T0 tCK CLK tCKS tCKH tCMS tCMH T1 tCL T2 T3 T4 T5 NOP NOP T6 T7 tCH CKE Command ACTIVE NOP READ NOP NOP ACTIVE tCMS tCMH DQM tAS Address Row Column m Row tAS tAH Enable auto precharge Row Row A10 tAS BA0, BA1 tAH tAH Bank Bank Bank tAC DQ DOUT tLZ tRCD tRAS tOH tRP CL = 2 tRC Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Undefined 1. For this example, BL = 1 and CL = 2. 66 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation Figure 40: Single READ Without Auto Precharge T0 tCK CLK tCKS tCKH tCMS tCMH T1 tCL T2 T3 T4 T5 NOP NOP T6 T7 T8 tCH CKE Command ACTIVE NOP READ PRECHARGE NOP ACTIVE NOP tCMS tCMH DQM tAS Address A10 Row Column m Row tAS tAH All banks Row Row tAS BA0, BA1 tAH tAH Single bank Disable auto precharge Bank Bank(s) Bank DQ tLZ tRCD DOUT tHZ CL = 2 tRP Don’t Care tRAS tRC Undefined Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Bank tOH tAC 1. For this example, BL = 1, CL = 2, and the READ burst is followed by a manual PRECHARGE. 67 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation Figure 41: WRITE With Auto Precharge Interrupted by a READ T0 T1 T2 T3 T4 T5 T6 T7 CLK Command Internal States Bank n NOP Page active WRITE - AP Bank n READ - AP Bank m NOP NOP NOP Interrupt burst, write-back WRITE with burst of 4 Page active Address Bank n, Col a DIN DQ NOP Precharge tRP - bank n t WR - bank n Bank m NOP tRP - bank m READ with burst of 4 Bank m, Col d DIN DOUT DOUT CL = 3 (bank m) Don’t Care Note: 1. DQM is LOW. Figure 42: WRITE With Auto Precharge Interrupted by a WRITE T0 T1 T2 T3 T4 T5 T7 T6 CLK Command Bank n Internal States NOP Page active WRITE - AP Bank n NOP NOP WRITE with burst of 4 WRITE - AP Bank m NOP Interrupt burst, write-back Address DQ Page active tWR - bank m Write-back WRITE with burst of 4 Bank n, Col a DIN Precharge tRP - bank n tWR - bank n Bank m NOP NOP Bank m, Col d DIN DIN DIN DIN DIN DIN Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. DQM is LOW. 68 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation Figure 43: WRITE With Auto Precharge T0 tCK CLK T1 tCL T2 T3 T4 T5 T6 T7 T8 T9 NOP NOP NOP NOP NOP NOP ACTIVE tCH tCKS tCKH tCMS tCMH CKE Command ACTIVE NOP WRITE tCMS tCMH DQM tAS Address Row tAS A10 Row Column m tAH Enable auto precharge Row Row tAS BA0, BA1 tAH tAH Bank Bank Bank tDS tDH DIN DQ tDS tDH DIN tDS tDH DIN tDS tDH DIN tRCD tRAS tWR tRP tRC Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. For this example, BL = 4. 69 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation Figure 44: WRITE Without Auto Precharge T0 tCK CLK T1 tCL T2 T3 T4 T5 T6 NOP NOP NOP NOP T7 T8 T9 PRECHARGE NOP ACTIVE tCH tCKS tCKH tCMS tCMH CKE Command ACTIVE NOP WRITE tCMS tCMH DQM tAS Address Row tAS A10 Column m Row tAH All banks Row Row tAS BA0, BA1 tAH tAH Bank Disable auto precharge Single bank Bank Bank tDS tDH DIN DQ tDS tDH DIN tDS tDH DIN tDS Bank tDH DIN tRCD tRAS tWR tRP tRC Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. For this example, BL = 4 and the WRITE burst is followed by a manual PRECHARGE. 70 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation Figure 45: Single WRITE With Auto Precharge T0 tCK CLK T1 T2 tCL T3 T4 T5 T6 NOP NOP NOP NOP T7 T8 ACTIVE NOP tCH tCKS tCKH tCMS tCMH CKE Command ACTIVE NOP WRITE tCMS tCMH DQM tAS Address Row tAS A10 Row Column m tAH Enable auto precharge Row Row tAS BA0, BA1 tAH tAH Bank Bank Bank tDS tDH DIN DQ tRCD tRAS tRP tWR tRC Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. For this example, BL = 1. 71 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM PRECHARGE Operation Figure 46: Single WRITE Without Auto Precharge T0 tCK CLK tCKS tCKH tCMS tCMH T1 tCL T2 T3 T4 NOP NOP T5 T6 T7 T8 tCH CKE Command ACTIVE NOP WRITE PRECHARGE NOP ACTIVE NOP tCMS tCMH DQM tAS Row Address tAS A10 Column m tAH All banks Row Row tAS BA0, BA1 tAH tAH Bank Disable auto precharge Single bank Bank Bank tDS Bank tDH DIN DQ tRCD tRP tWR tRAS tRC Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. For this example, BL = 1 and the WRITE burst is followed by a manual PRECHARGE. 72 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM AUTO REFRESH Operation AUTO REFRESH Operation The AUTO REFRESH command is used during normal operation of the device to refresh the contents of the array. This command is nonpersistent, so it must be issued each time a refresh is required. All active banks must be precharged prior to issuing an AUTO REFRESH command. The AUTO REFRESH command should not be issued until the minimum tRP is met following the PRECHARGE command. Addressing is generated by the internal refresh controller. This makes the address bits “Don’t Care” during an AUTO REFRESH command. After the AUTO REFRESH command is initiated, it must not be interrupted by any executable command until tRFC has been met. During tRFC time, COMMAND INHIBIT or NOP commands must be issued on each positive edge of the clock. The SDRAM requires that every row be refreshed each tREF period. Providing a distributed AUTO REFRESH command—calculated by dividing the refresh period (tREF) by the number of rows to be refreshed—meets the timing requirement and ensures that each row is refreshed. Alternatively, to satisfy the refresh requirement a burst refresh can be employed after every tREF period by issuing consecutive AUTO REFRESH commands for the number of rows to be refreshed at the minimum cycle rate (tRFC). PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 73 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM AUTO REFRESH Operation Figure 47: Auto Refresh Mode T0 T1 CLK tCK T2 (( )) (( )) tCH tCKS tCKH tCMS tCMH PRECHARGE NOP AUTO REFRESH NOP (( )) ( ( NOP )) Address All banks A10 Single bank tAS To + 1 (( )) AUTO REFRESH NOP (( )) (( )) DQM BA0, BA1 (( )) (( )) (( )) CKE Command Tn + 1 tCL (( )) ( ( NOP )) ACTIVE (( )) (( )) (( )) (( )) (( )) (( )) Row (( )) (( )) (( )) (( )) Row (( )) (( )) (( )) (( )) Bank (( )) (( )) tAH Bank(s) DQ High-Z tRP tRFC tRFC Precharge all active banks Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN Don’t Care 1. Back-to-back AUTO REFRESH commands are not required. 74 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM SELF REFRESH Operation SELF REFRESH Operation The self refresh mode can be used to retain data in the device, even when the rest of the system is powered down. When in self refresh mode, the device retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command, except CKE is disabled (LOW). After the SELF REFRESH command is registered, all the inputs to the device become “Don’t Care” with the exception of CKE, which must remain LOW. After self refresh mode is engaged, the device provides its own internal clocking, enabling it to perform its own AUTO REFRESH cycles. The device must remain in self refresh mode for a minimum period equal to tRAS and remains in self refresh mode for an indefinite period beyond that. The procedure for exiting self refresh requires a sequence of commands. First, CLK must be stable prior to CKE going back HIGH. (Stable clock is defined as a signal cycling within timing constraints specified for the clock ball.) After CKE is HIGH, the device must have NOP commands issued for a minimum of two clocks for tXSR because time is required for the completion of any internal refresh in progress. Upon exiting the self refresh mode, AUTO REFRESH commands must be issued according to the distributed refresh rate (tREF/refresh row count) as both SELF REFRESH and AUTO REFRESH utilize the row refresh counter. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 75 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM SELF REFRESH Operation Figure 48: Self Refresh Mode T0 T1 CLK tCK tCL tCH T2 tCKS CKE Command tCKS tCKH tCMS tCMH PRECHARGE (( )) (( )) (( )) NOP AUTO REFRESH (( )) (( )) Tn + 1 (( )) (( )) (( )) )) (( )) (( )) Address (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) (( )) Single bank tAS BA0, BA1 DQ tAH Bank(s) High-Z tRP Precharge all active banks Enter self refresh mode PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN tXSR Exit self refresh mode (Restart refresh time base) CLK stable prior to exiting self refresh mode Note: AUTO REFRESH NOP ( ( (( )) (( )) All banks To + 2 (( )) (( )) DQM A10 To + 1 Don’t Care 1. Each AUTO REFRESH command performs a REFRESH cycle. Back-to-back commands are not required. 76 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Power-Down Power-Down Power-down occurs if CKE is registered LOW coincident with a NOP or COMMAND INHIBIT when no accesses are in progress. If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering powerdown deactivates the input and output buffers, excluding CKE, for maximum power savings while in standby. The device cannot remain in the power-down state longer than the refresh period (64ms) because no REFRESH operations are performed in this mode. The power-down state is exited by registering a NOP or COMMAND INHIBIT with CKE HIGH at the desired clock edge (meeting tCKS). Figure 49: Power-Down Mode T0 tCK CLK T1 tCL T2 tCKS (( )) (( )) tCH CKE tCKS Tn + 2 tCKS (( )) tCKH tCMS tCMH Command Tn + 1 NOP PRECHARGE (( )) (( )) NOP NOP ACTIVE DQM (( )) (( )) Address (( )) (( )) Row (( )) (( )) Row (( )) (( )) Bank All banks A10 Single bank tAS BA0, BA1 DQ tAH Bank(s) High-Z (( )) Two clock cycles Input buffers gated off All banks idle while in power-down mode Precharge all active banks All banks idle, enter power-down mode Exit power-down mode Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. Violating refresh requirements during power-down may result in a loss of data. 77 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Clock Suspend Clock Suspend The clock suspend mode occurs when a column access/burst is in progress and CKE is registered LOW. In the clock suspend mode, the internal clock is deactivated, freezing the synchronous logic. For each positive clock edge on which CKE is sampled LOW, the next internal positive clock edge is suspended. Any command or data present on the input balls when an internal clock edge is suspended will be ignored; any data present on the DQ balls remains driven; and burst counters are not incremented, as long as the clock is suspended. Exit clock suspend mode by registering CKE HIGH; the internal clock and related operation will resume on the subsequent positive clock edge. Figure 50: Clock Suspend During WRITE Burst T0 T1 NOP WRITE T2 T3 T4 T5 NOP NOP DIN DIN CLK CKE Internal clock Command Address DIN Bank, Col n DIN Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. For this example, BL = 4 or greater, and DQM is LOW. 78 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Clock Suspend Figure 51: Clock Suspend During READ Burst T0 T1 T2 T3 T4 T5 T6 CLK CKE Internal clock Command READ Address Bank, Col n DQ NOP NOP NOP DOUT DOUT NOP DOUT NOP DOUT Don’t Care Note: PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 1. For this example, CL = 2, BL = 4 or greater, and DQM is LOW. 79 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved. 128Mb: x32 SDRAM Clock Suspend Figure 52: Clock Suspend Mode T0 tCK CLK T1 tCL tCKS T2 T3 T4 T5 T6 T7 T8 T9 tCH tCKH CKE tCKS tCKH tCMS Command tCMH READ NOP NOP NOP NOP NOP NOP WRITE tCMS tCMH DQM tAS Address tAH Column e Column m tAS tAH tAS tAH A10 BA0, BA1 Bank Bank tAC tOH tAC DQ tLZ tHZ DOUT DOUT tDS tDH DIN DIN Don’t Care Note: Undefined 1. For this example, BL = 2, CL = 3, and auto precharge is disabled. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer Comment Line: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur. PDF: 09005aef80872800 128mb_x32_sdram.pdf - Rev. P 9/11 EN 80 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2001 Micron Technology, Inc. All rights reserved.