ZARLINK SP5654KGMPAD

Obsolescence Notice
This product is obsolete.
This information is available for your
convenience only.
For more information on
Zarlink’s obsolete products and
replacement product lists, please visit
http://products.zarlink.com/obsolete_products/
THIS DOCUMENT IS FOR MAINTENANCE
PURPOSES ONLY AND IS NOT
RECOMMENDED FOR NEW DESIGNS
FEBRUARY 1994
ADVANCE INFORMATION
D.S. 3931 1.5
SP5654
2.7GHz 3–WIRE BUS CONTROLLED SYNTHESISER
The SP5654 is a single chip frequency synthesiser
designed for satellite TV tuning systems. It is a programming
variant of the SP5655 allowing the design of one tuner with
either I2C bus or a 3–wire bus format depending on which
device is inserted. The device when used with a varicap tuner,
forms a complete phase locked loop tuning system. The circuit
consists of a divide–by–16 prescaler with its own preamplifier
and a 14/15 bit programmable divider controlled by a serially
loaded data register. Four independently programmable open
collector outputs are included. The device contains five modes
of operation each compatible with Toshiba 18 and 19 bit
software.
The comparison frequencies are obtained from a crystal
controlled on–chip oscillator typically operating at 4MHz. The
comparator has a charge pump output amplifier stage around
which feedback may be applied. Only one external transistor
is required for varicap line driving.
FEATURES
Complete 2.7GHz Single Chip System
High Sensitivity RF Input
Low power Consumption (5V, 30mA)
On–Chip Oscillator with 1k negative resistance
On chip oscillator start–up circuit
Programming Compatible with Toshiba TD6380,
TD6381 and TD6382#
Pin compatible with SP5655#
5 Modes of Operation with different step sizes,
see Table 1; each selectable with 18 or 19 bit
transmission length.
Single Port 18/19 Bit Serial Data Entry
Auto select for Data transmission length, 18 or 19
Low Radiation
Phase Lock Detector
Varactor Drive Amp Disable
Charge Pump Disable
Four Controllable Outputs
ESD Protection # See notes on pin and programming compatibility
Normal ESD handling procedures should be
observed.
CHARGE PUMP
1
16
VEE
CRYSTAL
MODE SELECT
DATA
CLOCK
PORT P3
DRIVE OUTPUT
S
P
5
6
5
4
RF INPUT
RF INPUT
VCC
LOCK
PORT P2
ENABLE
PORT P1
PORT P0
MP16
Fig. 1 Pin connections – top view
APPLICATIONS
Satellite TV
High IF Cable Tuning Systems
ORDERING INFORMATION
SP5654/KG/MPAS (Tubes)
SP5654/KG/MPAD (Tape and Reel)
SP5654
ELECTRICAL CHARACTERISTICS
Tamb= –20°C to 80°C, VCC=4.5V to 5.5V. Reference frequency =4MHz. These characteristics are guaranteed by
either production test or design. They apply within the specified ambient temperature and supply voltage ranges unless
otherwise stated.
Value
Characteristics
Supply current
Symbol
Pin
ICC
12
Prescaler Input Voltage
13, 14
Prescaler Input Impedance
Input Capacitance
Min
Units
Conditions
Typ
Max
30
40
mA
Typical applies to VCC = 5V
12.5
300
mVrms
300MHz to 2GHz sinewave.
40
300
mVrms
120MHz & 2.7GHz See Fig.6.
13, 14
W
pF
50
2
Data Clock and Enable
High Level Input Voltage
4, 5, 10
3
VCC
V
Low Level Input Voltage
4, 5, 10
0
1.5
V
High Level Input Current
4, 5, 10
10
mA
VIN=5.5V VCC=5.5V
Low Level Input Current
4, 5, 10
–10
mA
VIN=0V VCC=5.5V
Input Hysteresis
4, 5, 10
Clock Rate
0.8
5
V
500
kHz
Timing Information
Data Setup Time
tSU
4
300
ns
See Fig.4
Data Hold Time
tHD
4
600
ns
See Fig. 4
Enable Setup time
tES
10
300
ns
See Fig. 4
Enable Hold Time
tEH
10
600
ns
See Fig. 4
Clock–to–Enable Time
tCE
10
300
ns
See Fig. 4
Clock Low Period
tLO
5
600
ns
See Fig. 4
Clock High Period
tHI
5
600
ns
See Fig. 4
Mode Select
High Level Input Current
3
700
mA
VIN=5.5V VCC=5.5V
Low Level Input Current
3
–700
mA
VIN=0V VCC=5.5V
Charge Pump Output Current
1
150
mA
V pin 1 = 2.0V, device ‘out of
lock’
Charge Pump Output Current
1
50
mA
V pin 1 = 2.0V, device ‘locked’
Charge Pump Output
Leakage Current
1
nA
V pin 1 = 2.0V, charge pump
disabled
Charge Pump Drive Output
Current
16
mA
V pin 16 = 0.7V
5
1
Charge Pump Amplifier Gain
6400
Pin 18 Current = 100mA
Oscillator Temperature
Stability
2
ppm/°C
Oscillator Stability with
Supply Voltage
2
ppm/V
200
W
Recommended Crystal
Series Resistance
10
Crystal Oscillator Drive Level
2
Crystal Oscillator Negative
Resistance
2
750
Reference Crystal Frequency
2
4
8
MHz
External Reference input
Frequency
2
2
16
MHz
AC coupled sinewave
External Reference input
Amplitude
2
400
1000
mVp–p
AC coupled sinewave
2
80
‘‘Parallel resonant crystal.” Figure quoted is under all conditions including start up.
mV p–p
W
Includes temperature and
process tolerances
SP5654
ELECTRICAL CHARACTERISTICS (cont.)
Tamb= –20°C to 80°C, VCC=4.5V to 5.5V. Reference frequency =4MHz. These characteristics are guaranteed by
either production test or design. They apply within the specified ambient temperature and supply voltage ranges unless
otherwise stated.
Value
Characteristics
Symbol
Pin
Min
Typ
Max
Units
Conditions
Ports and Lock output
Sink Current
6–9, 11
10
mA
Vout=0.7V
10
mA
Vout=VCC
10
Lock Leakage Current
11
Port Leakage Current
6–9
mA
Vout=13.2V
Varactor Drive Amp Disable
10
–50
mA
Vpin 10 < 0V. Current sourced
from device
Charge Pump Disable
4
–50
mA
Vpin 4 < 0V. Current sourced
from device
Test Mode Enable
5
–50
mA
Vpin 5 < 0V. Current sourced
from device. See Table 2
ABSOLUTE MAXIMUM RATINGS
All voltages are referred to VEE=0V
Value
Parameter
Supply voltage
Pin
12
Units
Min
Max
–0.3
7
V
2.5
Vp–p
Conditions
Prescaler input voltage
13, 14
Prescaler DC offset
13, 14
–0.3
VCC+0.3
V
6–9
–0.3
14
V
Port in off state
–0.3
6
V
Port in on state
50
mA
Port voltage
Total port output current
6–9
Loop amplifier DC offset
1, 16
–0.3
VCC+0.3
V
2
–0.3
VCC+0.3
V
3–wire bus inputs
4, 5, 10
–0.7
6
V
Mode select input
3
–0.3
VCC+0.3
V
Lock output voltage
11
–0.3
VCC+0.3
V
Lock output current
11
15
mA
+150
°C
+150
°C
MP16 thermal resistance, chip–to–ambient
111
°C/W
MP16 thermal resistance, chip–to–case
41
°C/W
Power consumption
220
mW
Crystal oscillator DC offset
Storage temperature
–55
Junction temperature
ESD protection
All
4
kV
All ports off
MIL STD 883 TM 3015
3
SP5654
+j1
+j0.5
+j2
+j0.2
0
+j5
0.2
0.5
1
2
X
2.6GHz
5
X
X
X
X
–j0.2
–j5
–j2
–j0.5
S11:Z0 = 50W
FREQUENCY MARKER STEP = 500MHz
–j1
NORMALISED TO 50W
Fig. 2 Typical input impedance
13
RF
INPUTS
14
12
VCC
REFERENCE
DIVIDER
PRE
AMP
PRESCALER
16
FPD
14/15 BIT
PROGRAMMABLE
DIVIDER
PHASE
COMP
F
FCOMP 512/640/1024
/1280/2048
OSC
2
CRYSTAL
1
5
CLOCK
DATA
18/19
LATCH
CHARGE
PUMP
AMP
CHARGE
PUMP
DRIVE/
VARICAP
OUTPUT
16
4
DATA
10
ENABLE
DATA
INPUT
INTERFACE
CLOCK
MODE
3
MODE
SELECT
SELECT
CONTROL
OUTPUT
BUFFER
LOCK
DETECT
15
CP DIS
VEE
VA DIS
6 7 8 9
P3 P2 P1 P0
Fig. 3 Block diagram
4
11
LOCK
SP5654
FUNCTIONAL DESCRIPTION
The SP5654 contains all the elements necessary, with the
exception of reference crystal, loop filter and external high
voltage transistor, to control a voltage controlled local
oscillator, so forming a PLL frequency synthesised source.
The system is controlled by a microprocessor via a
standard data, clock and enable three–wire bus. The data load
consists of a single word, which contains the frequency and
port information, and is only transferred to the internal data
shift register during an enable high period. The clock is
disabled during low periods. New data words are only
accepted by the internal data buffers from the shift register on
a negative transition of the enable, so giving improved fine
tuning facility for digital AFC etc.
The device has 5 modes of operation, as defined in Table
1, and each of these modes can accept either 18–bit or 19–bit
data entry. The format of the data entry is shown in Fig. 4, and
consists of 4–bits for port switching, plus 14/15 bits to control
the 15–bit programmable divider. For 18–bit data entry (4+14),
the MSB of the 15–bit programmable divider is internally set to
logic ‘0’ effectively making the divider 14–bits. The device
recognises the data entry as 18–bit when a falling edge at the
enable input occurs during the 18th clock period. The device
associates falling enable edges during the 19th clock period
with 19–bit data entry. A falling edge at the enable input before
the 18th clock period constitutes invalid data entry to the
device.
The frequency is set by first selecting the required mode of
operation as detailed in Table 1, and then by loading the
programmable divider with the required 14/15–bit divisor
word. The output of this divider, FPD, is fed to the phase
comparator where it is compared in phase and frequency to
the internally generated comparison frequency, FCOMP.
The comparison frequency FCOMP is obtained by dividing
the output of the on–chip crystal controlled oscillator. The
crystal frequency generally used is 4MHz, giving an FCOMP of
7.8125kHz in mode 4, which when multiplied back up to the LO
gives a minimum step size of 125kHz.
The programmable divider is preceded by an input RF
preamplifier and high speed low radiation prescaler. The
preamplifier is arranged to be self oscillating, so giving
excellent input sensitivity. The input impedance and sensitivity
are shown in Fig. 2 and 6 respectively.
The device contains a lock detect circuit which generates
a flag when the loop has attained lock. The ‘in lock’ condition
is indicated by a high impedance state.
MODE
‘MODE SELECT’
INPUT VOLTAGE
PROGRAMMABLE
DIVIDER BIT
LENGTH
The charge pump current is initially set to 150mA. When
the device attains frequency lock, the charge pump current is
switched to 50mA, so improving the local oscillator short term
jitter.
The device also contains four general purpose open
collector output ports P0–P3. These outputs are each capable
of sinking a minimum of 10mA, when the appropriate bits
P0–P3 of the programming data, see Fig. 4 are set to a logic
‘1’.
PIN and PROGRAMMING COMPATIBILITY
The SP5654 may be used in SP5655 applications which
require 3–wire bus as opposed to I2C bus data format. In
SP5655 applications where the reference crystal is grounded
to pin 3, a small modification is required to ground the crystal
as shown in Fig. 5.
Appropriate connections must also be to the mode select
input (see Table 1). For each mode of operation, the SP5654
is programming and step size compatible with Toshiba
devices as shown in Table 3.
TEST FEATURES
Charge pump disable
The charge pump may be disabled by sourcing current
from the data input, i.e. by forcing a negative input voltage.
Varactor line disable
The charge pump amplifier drive output may be disabled by
sourcing current from the enable input, i.e. by forcing a
negative voltage.
Device test mode
Further test modes can be invoked by sourcing current
from the clock input, i.e. by forcing a negative input voltage.
These test modes when invoked are determined by the data
held in the P1, P2 and P3 internal registers as detailed in Table
2.
REFERENCE
DIVIDER RATIO
*FREQUENCY
STEP SIZE
(kHz)
*MAXIMUM
OPERATING
FREQUENCY (GHz)
14 bit
15 bit
125
2.0479
2.7000
4
0.85 VCC – VCC
14/15
512
3
0.65 VCC – 0.75VCC #
14/15
1280
50
0.8191
1.6383
2
OPEN CIRCUIT
14/15
1024
62.5
1.0239
2.0479
1
0.25 VCC – 0.35VCC 14/15
2048
31.25
0.5119
1.0239
0
0 – 0.15 VCC
14/15
640
100
1.6383
2.7000
*When used with a 4MHz crystal
# Selected by connecting a 15kW resistor to VCC
Selected by connecting a 15kW resistor to VEE
Table 1. Modes of operation
5
SP5654
Test Mode
P1
P2
P3
0
0
0
0
Charge pump down 170mA
Test Mode Description
1
0
0
1
Charge pump up 170mA
2
1
0
0
Charge pump down 50mA
3
1
0
1
Charge pump up 50mA
4
d
1
0
FCOMP to P2; FPD/2 to P3;
Lock output switched to out of lock
condition
5
d
1
1
Lock output switched to inlock condition
These test modes are invoked by taking the clock input below VEE
d=don‘t care
Table 2 Test mode options
MODE
COMPATIBILITY
18 Bit Data entry
19 Bit Data entry
4
TD6380 plus 2 prescaler
TD6382 plus 4 prescaler
3
None
TD6381
2
TD6380
TD6382 plus 2 prescaler
1
None
TD6382
0
None
TD6381 plus 2 prescaler
Table 3. Programming compatibilities
CLOCK
ENABLE
18–BIT
DATA ENTRY MSB
217
P0
216
P1
215
P2
214
213
212
22
21
20
LSB
P3
MSB IS TRANSMITTED
FIRST
FREQUENCY DATA
19–BIT
DATA ENTRY MSB
218
P0
217
P1
216
P2
215
214
213
22
21
20
LSB
P3
FREQUENCY DATA
tCE tES
CLOCK
ENABLE
DATA
tLO
tHi
tEH
3V
1.5V
t ES
t SU
t HD
t CE
t EH
t LO
t Hi
3V
1.5V
3V
1.5V
tSU
tHD
Fig. 4 Data format and timing
6
=Enable set up time
=Data set up time
=Data hold time
=Clock–to–enable time
=Enable hold time
=Clock low period
=Clock high period
SP5654
+30V
+5V
+12V
22k
47n
180n
10k
22k
47k
VARICAP
INPUT
2N3904
4MHz
CRYSTAL
1
18p
3
4
5
P3
CONTROL
MICRO
6
10n
16
2
15
S
P
5
6
5
4
OSCILLATOR
1n
14
OUTPUT
1n
13
12
SATELLITE
TUNER
11
7
10
8
9
P0
P1
P2
TUNER
SWITCHING
FUNCTIONS
Fig. 5 Typical application (step size = 100kHz)
300
100
OPERATING
WINDOW
VIN (mV RMS
INTO 50)
50
40
25
12.5
120 300
1000
2000
2700
3000
3500
FREQUENCY (MHz)
Fig. 6 Typical input sensitivity
7
SP5654
vREF
400
vCC
400
CHARGE
PUMP
RF INPUTS
170
DRIVE
OUTPUT
VADIS
(o/p disable)
RF inputs
Loop amplifier
vCC
VCC
67k
20k
I/P
I/P
3k
3k
20k
Data, Clock, Enable inputs
Mode select input
VCC
VCC
OUTPUT
CRYSTAL
Reference oscillator
Output ports P0–P3 and lock output
Fig. 7. Input/Output interface circuits
8
SP5654
9
SP5654
10
SP5654
11
SP5654
PACKAGE DETAILS
Dimensions are shown thus: mm (in). For further package information please contact your local Customer Service Centre.
9.80/.01
(0.386/0.394)
16
SPOT REF
CHAMFER
REF
0.18/0.25
(0.007/0.010)
0.25/0.51
5.80/6.20 (0.010/0.020)
3.80/4.00
345
(0.150/0.157) (0.228/0.244)
O
PIN 1
0–8
0.35/0.49
(0.014/0.0019)
O
0.41/1.27
(0.016/0.050)
NOTES
0.69 (0.027)
MAX
16 LEADS AT
1.27 (0.050)
NOM SPACING
HEADQUARTERS OPERATIONS
GEC PLESSEY SEMICONDUCTORS
Cheney Manor, Swindon,
Wiltshire United Kingdom SN2 2QW.
Tel: (01793) 518000
Fax: (01793) 518411
GEC PLESSEY SEMICONDUCTORS
P.O. Box 660017 1500 Green Hills Road,
Scotts Valley, California 95067–0017,
United States of America. Tel: (408) 438 2900
Fax: (408) 438 5576
0.10/0.25
1.35/1.91
(0.004/0.010) (0.053/0.075)
1. Controlling dimensions are inches.
2. This package outline diagram is for guidance
only. Please contact your GPS Customer
Service Center for further information.
MINIATURE PLASTIC DIL – MP16
CUSTOMER SERVICE CENTRES
F FRANCE & BENELUX Les Ulis Cedex Tel: (1) 64 46 23 45
Fax: (1) 64 46 06 07
F GERMANY Munich Tel: (089) 3609 06 0 Fax: (089) 3609 06 55
F ITALY Milan Tel: (02) 66040867 Fax: (02) 66040993
F JAPAN Tokyo Tel: (03) 5276–5501 Fax: (03) 5276–5510
F NORTH AMERICA Scotts Valley, USA
Tel: (408) 438 2900 Fax: (408) 438 7023
F SOUTH EAST ASIA Singapore Tel: (65) 3827708 Fax: (65) 3828872
F SWEDEN Stockholm Tel: 46 8 7029770 Fax: 46 8 6404736
F TAIWAN, ROC Taipei Tel: 886 2 5461260 Fax: 886 2 7190260
F UK, EIRE, DENMARK, FINLAND & NORWAY
Swindon Tel: (01793) 518510 Fax: (01793) 518582
These are supported by Agents and Distributors in major countries world–wide.
E GEC Plessey Semiconductors 1995 Publication No. D.S. 3931 Issue No. 1.5 February 1995
TECHNICAL DOCUMENTATION – NOT FOR RESALE. PRINTED IN UNITED KINGDOM
This publication is issued to provide information only, which (unless agreed by the Company in writing) may not be used, applied or reproduced for any purpose nor form part of any
order or contract nor to be regarded as a representation relating to the products or services concerned. No warranty or guarantee express or implied is made regarding the capability,
performance or suitability of any product or service. The Company reserves the right to alter without proir knowledge the specification, design, or price of any product or service.
Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of
equipment. It is the user’s responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up
to date and has not been superseded. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All
products and materials are sold and services provided subject to the Company’s conditions of sale, which are available on request.
12
For more information about all Zarlink products
visit our Web Site at
www.zarlink.com
Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively “Zarlink”) is believed to be reliable.
However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such
information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or
use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual
property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in
certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.
This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part
of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other
information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the
capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute
any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user’s responsibility to fully determine the performance and
suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does
not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in
significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink’s conditions of sale which are available on request.
Purchase of Zarlink’s I2C components conveys a licence under the Philips I2C Patent rights to use these components in and I2C System, provided that the system
conforms to the I2C Standard Specification as defined by Philips.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright Zarlink Semiconductor Inc. All Rights Reserved.
TECHNICAL DOCUMENTATION - NOT FOR RESALE