ZARLINK SP5524SKG

Obsolescence Notice
This product is obsolete.
This information is available for your
convenience only.
For more information on
Zarlink’s obsolete products and
replacement product lists, please visit
http://products.zarlink.com/obsolete_products/
SP5524
Bidirectional I2C Bus Controlled Synthesiser
DS3900 - 2.1 March 1995
The SP5524 is a single-chip frequency synthesiser designed
for TV tuning systems. Control data is entered in the standard
I2C BUS format. The device has six controllable open-collector
output ports (P0-P3, P6 and P7), each capable of sinking
10mA. In addition, P1 is a 3-bit 5-level ADC input. The information
on these ports can be read via the I2C BUS.
The device has one fixed I2C BUS address and three
programmable addresses, allowing two or more synthesisers
to be used in a system.
FEATURES
■ Complete 1·3GHz Single Chip System
■
■
■
■
■
■
■
■
■
CHARGE PUMP
1
16
DRIVE OUTPUT
CRYSTAL Q1
VEE
CRYSTAL Q2
RF INPUT
SDA
SCL
SP5524S
✝ I/O PORT P0
VCC
P6 OUTPUT PORT
* I/O PORT P1
✝ I/O PORT P2
RF INPUT
P7 OUTPUT PORT/ADD SELECT
8
9
I/O PORT P3
✝
MP16
2
Programmable via the I C BUS
Low Power Consumption (215mW Typ.)
Fig. 1 Pin connections – top view
Low Radiation
Phase Lock Detector
Varactor Drive Amp Disable
6 Controllable Outputs, 4 Bi-directional
5-Level ADC
Variable I2C BUS Address for Picture in Picture TV
APPLICATIONS
■ Satellite TV when Combined with SP4902
2·5GHz Prescaler
■ Cable Tuning Systems
■ VCRs
ESD Protection *
ORDERING INFORMATION
* Normal ESD handling precautions should be observed.
SP5524S KG MPAS (Tubes)
SP5524S KG MPAD (Tape and Reel)
SP5524
ELECTRICAL CHARACTERISTICS
TAMB = -10°C to +80°C, VCC = +4·5V to +5·5V.
These Characteristics are guaranteed by either production test or design. They apply within the specified ambient temperature
and supply voltage ranges unless otherwise stated. Reference frequency 4MHz unless otherwise stated.
Value
Characteristic
Units
Pin
Min.
Supply current
Prescaler input voltage
12
13,14
Prescaler input impedance
Prescaler input capacitance
13,14
SDA, SCL
Input high voltage
Input low voltage
Input high current
Input low current
Leakage current
SDA
Output voltage
Charge pump current low
Charge pump current high
Charge pump output leakage current
Charge pump drive output current
Charge pump amplifier gain
Recommended crystal series resistance
Crystal oscillator drive level
Crystal oscillator negative resistance
4,5
4,5
4,5
4,5
4,5
Typ.
Max.
43
53
300
300
12·5
30
5·5
1·5
10
-10
10
0·4
4
1
1
1
16
VCC = 5V
mA
mVrms 100MHz to 1GHz
mVrms 50MHz and 1·3GHz, see Fig. 5
Ω
pF
50
2
3
0
Conditions
±50
±170
±5
500
V
V
µA
µA
µA
Input voltage = VCC
Input voltage = 0V
When VCC = 0V
V
Sink current = 3mA
µA
µA
nA
µA
Byte 4, bit 2 = 0, pin 1 = 2V
Byte 4, bit 2 = 1, pin 1 = 2V
Byte 4, bit 4 = 1, pin 1 = 2V
V pin 16 = 0·7V
6400
10
200
40
2
750
Output Ports
P0-P3, P6, P7 sink current (see note 1)
P0-P3, P6, P7 leakage current (see note 1)
6-11
6-11
10
Input Ports
P7 input current high
P7 input current low
P0, P2, P3 input voltage low
P0, P2, P3 input voltage high
P1 input current high
P1 input current low
10
10
6,8,9
6,8,9
7
7
10
+10
-10
0·8
2·7
+10
-10
Ω
Parallel resonant crystal (note 2)
mV p-p
Ω
mA
µA
VOUT = 0·7V, see note 1
VOUT = 13·2V
µA
µA
V
V
µA
µA
V pin 10 = 13·2V
V pin 10 = 0V
See Table 3 for ADC levels
NOTES
1. Source impedance between all output ports and ground is approximately 5Ω. This should be taken into account when calculating output port
saturation voltages.
2. The recommended crystal series resistance quoted refers to all conditions including start-up.
2
SP5524
ABSOLUTE MAXIMUM RATINGS
All voltages are referred to VEE and pin 3 at 0V.
Value
Pin
Parameter
Supply voltage
12
Units
Min.
Max.
-0·3
6
V
2·5
V p-p
14
6
V
V
50
mA
RF input voltage
13,14
Port voltage
6-11
6-11
Total port output current
6-11
RF input DC offset
13-14
-0·3
VCC+0·3
V
Charge pump DC offset
1
-0·3
VCC+0·3
V
Drive output DC offset
16
-0·3
VCC+0·3
V
Crystal oscillator DC offset
2
-0·3
VCC+0·3
V
4,5
-0·3
-0·3
VCC+0·3
5·5
V
V
-55
+150
°C
Junction temperature
+150
°C
MP16 thermal resistance, chip-to-ambient
MP16 thermal resistance, chip-to-case
111
41
°C/W
°C/W
Power consumption at 5·5V
321
mW
SDA, SCL input voltage
-0·3
-0·3
Storage temperature
Conditions
Port in off state
Port in on state
With VCC applied
VCC not applied
VCC
RF IN
48
PRESCALER
PRE
AMP
RF IN
POWER ON
DETECTOR
15 BIT
PROGRAMMABLE
DIVIDER
FDIV
FCOMP
DIVIDER
4512
LOCK
DETECTOR
I2C BUS
TRANSCEIVER
Q1
CRYSTAL
Q2
CHARGE
PUMP
DRIVE
OUTPUT
T0 CP
SDA
6-BIT LATCH
PORT
INFORMATION
3-BIT
ADC
OSC
4MHz
CHARGE
PUMP
15 BIT DIVIDER
RATIO LATCH
SCL
ADDRESS
SELECT
PHASE
COMP
F
3 TTL
LEVEL
COMP
CONTROL
DATA
LATCH
OS
LOGIC
T1
VEE
P6 P7 P3 P2 P1 P0
Fig. 2 Block diagram
3
SP5524
FUNCTIONAL DESCRIPTION
The SP5524 is programmed from an I2C BUS. Data and
Clock are fed in on the SDA and SCL lines respectively as
defined by the I2C Bus format. The synthesiser can either
accept new data (write mode) or send data (read mode). The
Tables in Fig. 3 illustrate the format of the data. The device
can be programmed to respond to several addresses, which
enables the use of more than one synthesiser in an I2C BUS
system. Table 4 shows how the address is selected by
applying a voltage to P7. The LSB of the address byte (R/W)
sets the device into read mode if it is high and write mode if
it is low. When the SP5524 receives a correct address byte
it pulls the SDA line low during the acknowledge period and
during following acknowledge periods after further data bytes
are programmed. When the SP5524 is programmed into the
read mode the controlling device accepting the data must pull
down the SDA line during the following acknowledge period
to read another status byte.
WRITE MODE (FREQUENCY SYNTHESIS)
When the device is in the write mode Bytes 2+3 select the
synthesised frequency while Bytes 4+5 select the output port
states and charge pump information.
Once the correct address is received and acknowledged,
the first bit of the next byte determines whether that byte is
interpreted as Byte 2 or 4, a logic 0 for frequency information
and a logic 1 for charge pump and output port information.
Additional data bytes can be entered without the need to readdress the device until an I2C stop condition is recognised.
This allows a smooth frequency sweep for fine tuning or AFC
purposes.
If the transmission of data is stopped mid-byte (e.g., by
another device on the bus) then the previously programmed
byte is maintained.
Frequency data from Bytes 2 and 3 is stored in a 15-bit shift
register and is used to control the division ratio of the 15-bit
programmable divider which is preceded by a divide-by-8
prescaler and amplifier to give excellent sensitivity at the local
oscillator input; see Fig 5. The input impedance is shown in
Fig. 7.
The programmed frequency can be calculated by multiplying the programmed division ratio by 8 times the comparison
frequency FCOMP.
When frequency data is entered, the phase comparator,
via the charge pump and varactor drive amplifier, adjusts the
4
local oscillator control voltage until the output of the programmable divider is frequency and phase locked to the comparison
frequency.
The reference frequency may be generated by an external
source capacitively coupled into pin 2 or provided by an onchip 4MHz crystal controlled oscillator.
Note that the comparison frequency is 7·8125kHz when a
4MHz reference is used.
Bit 2 of Byte 4 of the programming data (CP) controls the
current in the charge pump circuit, a logic 1 for ±170µA and
a logic 0 for ±50µA, allowing compensation for the variable
tuning slope of the tuner and also to enable fast channel
changes over the full band. Bit 4 of Byte 4 (T0) disables the
charge pump if set to a logic 1. Bit 8 of Byte 4 (OS) switches
the charge pump drive amplifier’s output off when it is set to
a logic 1. Bit 3 of Byte 4 (T1) selects a test mode where the
phase comparator inputs are available on P6 and P7, a logic
1 connects F COMP to P6 and FDIV to P7.
Byte 5 programs the output ports P0-P3, P6 and P7, a logic
0 for a high impedance output, logic 1 for low impedance (on).
READ MODE
When the device is in the read mode the status data read
from the device on the SDA line takes the form shown in Table
2.
Bit 1 (POR) is the power on reset indicator and is set to a
logic 1 if the power supply to the device has dropped below a
nominal 3V and the programmed information lost (e.g., when
the device is initially turned on). The POR is set to 0 when the
read sequence is terminated by a stop command. The outputs
are all set to high impedance when the device is initially
powered up. Bit 2 (FL) indicates whether the device is phase
locked, a logic 1 is present if the device is locked and a logic
0 if the device is unlocked.
Bits 3, 4 and 5 (I2, I1, I0) show the status of the I/O Ports
P0, P2 and P3 respectively. A logic 0 indicates a low level and
a logic 1 a high level. If the ports are to be used as inputs they
should be programmed to a high impedance state (logic1).
These inputs will then respond to data complying with standard TTL voltage levels. Bits 6, 7 and 8 (A2,A1,A0) combine to
give the output of the 5-level ADC.
The 5-level ADC can be used to feed AFC information to
the microprocessor from the IF section of the television, as
illustrated in Fig. 4.
SP5524
MSB
Address
LSB
1
1
0
0
0
Programmable divider
0
14
13
12
11
Programmable divider
2
7
Charge pump and test bits
1
CP
T1
T0
1
1
1
P7
P6
X
X
P3
P2
P1
I/O port control bits
2
2
6
2
2
5
2
2
4
2
2
3
MA1 MA0
2
10
2
2
2
9
2
1
0
A
Byte 1
2
8
A
Byte 2
2
0
A
Byte 3
OS
A
Byte 4
P0
A
Byte 5
1
A
Byte 1
A0
A
Byte 2
Table 1 Write data format (MSB transmitted first)
Address
1
1
POR FL
Status byte
0
0
0
I2
I1
I0
MA1 MA0
A2
A1
Table 2 Read data format
A2
A1
A0
Voltage input to P1
1
0
0
0·6VCC to 13·2V
0
1
1
0·45VCC to 0·6VCC
0
0
0V to 0·2VCC
0
1
0
0·3VCC to 0·45VCC
0
1
Always valid
0
0
1
0·15VCC to 0·3VCC
1
0
0·3VCC to 0·7VCC
0
0
0
0V to 0·15VCC
1
1
0·8VCC to 13·2V
Table 4 Address selection
Table 3 ADC levels
A
MA1, MA0
CP
T1
T0
OS
P7, P6
P3, P2, P1, P0
POR
FL
I2, I1, I0
A2, A1, A0
X
MA1 MA0 Voltage input to P7
:
:
:
:
:
:
:
Acknowledge bit
Variable address bits (see Table 4)
Charge Pump current select
Test mode selection
Charge pump disable
Varactor drive Output disable Switch
Control output port states
:
:
:
:
:
Power On Reset indicator
Phase lock detect flag
Digital information from ports P0, P2 and P3 respectively
5-level ADC data from P1 (see Table 3)
Don't care
Fig. 3 Data formats
5
SP5524
APPLICATION
A typical application is shown in Fig. 4. All input/output interface circuits are shown in Fig. 6.
130V
112V
15V
22k
39n
180n
0·1µ
10k
22k
15V
18p
1
2N3904
SCL
VARACTOR DRIVE
10n
1n
1n
SDA
I2C BUS
VT
16
4MHz
CONTROL
MICRO
47k
OSCILLATOR OUTPUT
SP5524S
TUNER
P1
22k
8
22k
22k
12k
9
P3
12k
2N3906
P2
112V
12k
P0
AFC OUT
2N3906
2N3906
IF SIGNAL
IF SECTION
Fig. 4 Typical application
VIN (mV RMS INTO 50 Ω
300
37·5
OPERATING
WINDOW
30
25
12·5
50 100
500
1000
FREQUENCY (MHz)
Fig. 5 Typical input sensitivity
6
1300
1500


 BAND INPUTS


SP5524
VCC
VREF
550
1 CHARGE
PUMP
550
13
RF INPUTS
170
14
16 DRIVE
OUTPUT
Loop amplifier
RF input
VCC
VCC
NOT
ON P6
PORT
3k
SCL/SDA
*
ACK
* ON SDA ONLY
Ports P0 - P3, P6 and P7
2
3
SCL and SDA inputs
CRYSTAL Q1
CRYSTAL Q2
Reference oscillator
Fig. 6 Input/output interface circuits
7
SP5524
j1
j 0.5
j2
j 0.2
j5
0
0.5
0.2
1
2
5
2j 5
2j 0.2
1·25GHz
S11:ZO = 50Ω
NORMALISED TO 50Ω
2j 2
2j 0.5
2j 1
Fig. 7 Typical input impedance
8
FREQUENCY MARKER STEP = 250MHz
For more information about all Zarlink products
visit our Web Site at
www.zarlink.com
Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively “Zarlink”) is believed to be reliable.
However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such
information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or
use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual
property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in
certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.
This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part
of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other
information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the
capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute
any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user’s responsibility to fully determine the performance and
suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does
not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in
significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink’s conditions of sale which are available on request.
Purchase of Zarlink’s I2C components conveys a licence under the Philips I2C Patent rights to use these components in and I2C System, provided that the system
conforms to the I2C Standard Specification as defined by Philips.
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Copyright Zarlink Semiconductor Inc. All Rights Reserved.
TECHNICAL DOCUMENTATION - NOT FOR RESALE