TM ICmic This X24C04 device has been acquired by IC MICROSYSTEMS from Xicor, Inc. IC MICROSYSTEMS X24C04 4K 512 x 8 Bit 2 Serial E PROM FEATURES DESCRIPTION •2.7V to 5.5V Power Supply •Low Power CMOS 2 The X24C04 is a CMOS 4096 bit serial E PROM, internally organized 512 x 8. The X24C04 features a serial interface and software protocol allowing operation on a simple two wire bus. —Active Read Current Less Than 1 mA —Active Write Current Less Than 3 mA —Standby Current Less Than 50 ∝A •Internally Organized 512 x 8 •2 Wire Serial Interface The X24C04 is fabricated with Xicor’s advanced CMOS Textured Poly Floating Gate Technology. —Bidirectional Data Transfer Protocol The X24C04 utilizes Xicor’s proprietary DirectWrite™ cell providing a minimum endurance of 100,000 cycles and a minimum data retention of 100 years. •Sixteen Byte Page Write Mode —Minimizes Total Write Time Per Byte •Self Timed Write Cycle —Typical Write Cycle Time of 5 ms •High Reliability —Endurance: 100,000 Cycles —Data Retention: 100 Years •8 Pin Mini-DIP, 8 Pin SOIC and 14 Pin SOIC Packages FUNCTIONAL DIAGRAM (8) V CC (4) V SS (7) TEST H.V. GENERATION TIMING START CYCLE & CONTROL (5) SDA START STOP LOGIC CONTROL LOGIC SLAVE ADDRESS REGISTER (6) SCL 2 LOAD +COMPARATOR (3) A 2 INC E PROM 32 X 128 XDEC WORD ADDRESS COUNTER (2) A 1 (1) A 0 R/W YDEC 8 CK PIN D DATA REGISTER OUT D OUT ACK 3839 FHD F01 DirectWrite™ is a trademark of Xicor, Inc. © Xicor, 1991 Patents Pending 3839-1 1 Characteristics subject to change without notice X24C04 PIN DESCRIPTIONS PIN CONFIGURATION Serial Clock (SCL) The SCL input is used to clock all data into and out of the device. DIP/SOIC Serial Data (SDA) SDA is a bidirectional pin used to transfer data into and out of the device. It is an open drain output and may be wire-ORed with any number of open drain or open collector outputs. A 0 A 1 1 8 2 7 A 2 V SS 3 X24C04 4 V 6 CC TEST SCL 5 SDA 3839 FHD F02 An open drain output requires the use of a pull-up resistor. For selecting typical values, refer to the Pull-Up Resistor selection graph at the end of this data sheet. SOIC Address (A0) A0 is unused by the X24C04, however, it must be tied to VSS to insure proper device operation. Address (A1, A2) The Address inputs are used to set the appropriate bits of the seven bit slave address. These inputs can be used static or actively driven. If used statically they must be VSS or VCC as appropriate. If driven they must be tied to driven to VSS or to VCC. NC 1 14 A 0 A 1 2 13 3 12 NC 4 X24C04 11 A 2 V SS 5 10 6 9 SCL SDA NC 7 8 NC NC V CC TEST NC 3839 FHD F03 PIN NAMES Symbol Description A0–A2 SDA SCL TEST VSS VCC NC Address Inputs Serial Data Serial Clock Hold at VSS Ground Supply Voltage No Connect 3839 PGM T01 2 X24C04 DEVICE OPERATION The X24C04 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data Clock and Data Conventions Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are re- onto the bus as a transmitter, and the receiving device as the receiver. The device controlling the transfer is a served for indicating start and stop conditions. Refer to Figures 1 and 2. master and the device being controlled is the slave. The master will always initiate data transfers, and provide Start Condition All command are preceded by the start condition, which is a HIGH to LOW transition of SDA when SCL is the clock for both transmit and receive operations. Therefore, the X24C04 will be considered a slave in all applications. HIGH. The X24C04 continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met. Figure 1. Data Validity SCL SDA DATA STABLE DATA CHANGE 3839 FHD F06 Figure 2. Definition of Start and Stop SCL SDA START BIT STOP BIT 3 3839 FHD F07 X24C04 The X24C04 will respond with an acknowledge after recognition of a start condition and its slave address. If the device and a write operation have been selected, the X24C04 will respond with an acknowledge after the receipt of each subsequent eight bit word. Stop Condition All communications must be terminated by a stop condition, which is a LOW to HIGH transition of SDA when SCL is HIGH. The stop condition is also used by the X24C04 to place the device in the standby power mode after a read sequence. A stop condition can only be issued after the transmitting device has released the bus. In the read mode the X24C04 will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the X24C04 Acknowledge Acknowledge is a software convention used to indicate successful data transfer. The transmitting device, either master or slave, will release the bus after transmitting eight bits. During the ninth clock cycle the receiver will will continue to transmit data. If an acknowledge is not detected, the X24C04 will terminate further data transmissions The master must then issue a stop condition to return the X24C04 to the standby power mode and place the device pull the SDA line LOW to acknowledge that it received the eight bits of data. Refer to Figure 3. into a known state. Figure 3. Acknowledge Response From Receiver SCL FROM MASTER 1 8 9 DATA OUTPUT FROM TRANSMITTER DATA OUTPUT FROM RECEIVER START ACKNOWLEDGE 3839 FHD F08 4 X24C04 DEVICE ADDRESSING The last bit of the slave address defines the operation to be performed. When set to one a read operation is Following a start condition the master must output the address of the slave it is accessing. The most significant selected, when set to zero a write operation is selected. four bits of the slave are the device type identifier (see Figure 4). For the X24C04 this is fixed as 1010[B]. Following the start condition, the X24C04 monitors the SDA bus comparing the slave address being transmitted with its slave address (device type and state of A1 and A2 inputs). Upon a correct compare the X24C04 Figure 4. Slave Address DEVICE TYPE IDENTIFIER 1 0 1 outputs an acknowledge on the SDA line. Depending on the state of the R/W bit, the X24C04 will execute a read HIGH ORDER DEVICE WORD ADDRESS ADDRESS 0 A2 A1 A0 or write operation. WRITE OPERATIONS R/W Byte Write For a write operation, the X24C04 requires a second address field. This address field is the word address, comprised of eight bits, providing access to any one of the 512 words of memory. Upon receipt of the word address the X24C04 responds with an acknowledge, and awaits the next eight bits of data, again responding with an 3839 FHD F09 The next two significant bits address a particular device. A system could have up to four X24C04 devices on the bus (see Figure 10). The four addresses are defined by the state of the A1 and A2 inputs. acknowledge. The master then terminates the transfer by generating a stop condition, at which time the X24C04 begins the internal write cycle to the nonvolatile memory. While the internal write cycle is in progress the X24C04 The next bit of the slave address is an extension of the array’s address and is concatenated with the eight bits of address in the word address field, providing direct access to the whole 512 x 8 array. inputs are disabled, and the device will not respond to any requests from the master. Refer to Figure 5 for the address, acknowledge and data transfer sequence. Figure 5. Byte Write S T SLAVE ADDRESS WORD ADDRESS S T BUS ACTIVITY: MASTER A R T O P SDA LINE S P BUS ACTIVITY: X24C04 DATA A C A C A C K K K 3839 FHD F10 5 X24C04 It should be noted that the ninth clock cycle of the read operation is not a “don’t care.” To terminate a read Page Write The X24C04 is capable of a sixteen byte page write operation. It is initiated in the same manner as the byte write operation, but instead of terminating the write cycle after the first data word is transferred, the master can operation, the master must either issue a stop condition during the ninth cycle or hold SDA HIGH during the ninth clock cycle and then issue a stop condition. transmit up to fifteen more words. After the receipt of each word, the X24C04 will respond with an acknowledge. Flow 1. ACK Polling Sequence After the receipt of each word, the four low order address bits are internally incremented by one. The high order five WRITE OPERATION COMPLETED bits of the address remain constant. If the master should transmit more than sixteen words prior to generating the ENTER ACK POLLING stop condition, the address counter will “roll over” and the previously written data will be overwritten. As with the byte write operation, all inputs are disabled until completion of the internal write cycle. Refer to Figure 6 for the address, ISSUE START acknowledge and data transfer sequence. ISSUE SLAVE ADDRESS AND R/W = 0 Acknowledge Polling The disabling of the inputs can be used to take advan- tage of the typical 5 ms write cycle time. Once the stop condition is issued to indicate the end of the host’s write operation the X24C04 initiates the internal write cycle. ACK RETURNED? ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address YES for a write operation. If the X24C04 is still busy with the write operation no ACK will be returned. If the X24C04 ISSUE STOP NO NEXT OPERATION NO A WRITE? has completed the write operation an ACK will be returned and the host can then proceed with the next read or write operation. Refer to Flow 1. YES READ OPERATIONS ISSUE BYTE ADDRESS ISSUE STOP PROCEED PROCEED Read operations are initiated in the same manner as write operations with the exception that the R/W bit of the slave address is set to a one. There are three basic read operations: current address read, random read and sequential read. 3839 FHD F12 Figure 6. Page Write S T BUS ACTIVITY: MASTER A R T SDA LINE S BUS ACTIVITY: X24C04 SLAVE ADDRESS WORD ADDRESS (n) DATA n DATA n+1 S T DATA n+15 O P P A C K A C K A C K NOTE: In this example n = xxxx 000 (B); x = 1 or 0 6 A C K A C K 3839 FHD F11 X24C04 Current Address Read Random Read Internally the X24C04 contains an address counter that maintains the address of the last word accessed, incremented by one. Therefore, if the last access (either a read or write) was to address n, the next read operation Random read operations allow the master to access any memory location in a random manner. Prior to issuing would access data from address n + 1. Upon receipt of the slave address with the R/W bit set to one, the X24C04 issues an acknowledge and transmits the eight bit word. The read operation is terminated by the master; tion. The master issues the start condition, and the slave address followed by the word address it is to read. After the word address acknowledge, the master immediately reissues the start condition and the slave by not responding with an acknowledge and by issuing a stop condition. Refer to Figure 7 for the sequence of address with the R/W bit set to one. This will be followed by an acknowledge from the X24C04 and then by the address, acknowledge and data transfer. eight bit word. The read operation is terminated by the master; by not responding with an acknowledge and by the slave address with the R/W bit set to one, the master must first perform a “dummy” write opera- issuing a stop condition. Refer to Figure 8 for the address, acknowledge and data transfer sequence. Figure 7. Current Address Read S T SLAVE ADDRESS S T BUS ACTIVITY: MASTER A R T O P SDA LINE S P DATA A C BUS ACTIVITY: X24C04 K 3839 FHD F13 Figure 8. Random Read S T BUS ACTIVITY: MASTER A R SDA LINE S BUS ACTIVITY: X24C04 SLAVE ADDRESS S T WORD ADDRESS n A R T SLAVE ADDRESS DATA n T S S T O P P A C A C A C K K K 3839 FHD F14 7 X24C04 The data output is sequential, with the data from address n followed by the data from n + 1. The address counter Sequential Read Sequential Read can be initiated as either a current address read or random access read. The first word is for read operations increments all address bits, allowing the entire memory contents to be serially read during transmitted as with the other modes, however, the master now responds with an acknowledge, indicating it one operation. At the end of the address space (address 511), the counter “rolls over” to address 0 and the requires additional data. The X24C04 continues to out- put data for each acknowledge received. The read X24C04 continues to output data for each acknowledge received. Refer to Figure 9 for the address, acknowledge operation is terminated by the master; by not responding with an acknowledge and by issuing a stop condition. and data transfer sequence. Figure 9. Sequential Read BUS ACTIVITY: MASTER SLAVE ADDRESS A C A C A C K K K S T O P SDA LINE BUS ACTIVITY: X24C04 P A C K DATA n DATA n+1 DATA n+2 DATA n+x 3839 FHD F16 Figure 10. Typical System Configuration V CC PULL-UP RESISTORS SDA SCL MASTER TRANSMITTER/ RECEIVER SLAVE RECEIVER SLAVE TRANSMITTER/ MASTER TRANSMITTER RECEIVER MASTER TRANSMITTER/ RECEIVER 3839 FHD F17 8 X24C04 ABSOLUTE MAXIMUM RATINGS* Temperature Under Bias .................. –65°C to +135°C *COMMENT Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. Storage Temperature ....................... –65°C to +150°C Voltage on any Pin with Respect to V SS ............................ –1.0V to +7.0V D.C. Output Current ............................................ 5 mA Lead Temperature (Soldering, ............................. 300°C 10 Seconds) This is a stress rating only and the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating condition for extended periods may affect device reliability. RECOMMENDED OPERATING CONDITIONS Temperature Min. Max. Supply Voltage Limits Commercial Industrial Military 0°C –40°C –55°C 70°C +85°C +125°C X24C04 X24C04-3.5 X24C04-3 X24C04-2.7 4.5V to 5.5V 3.5V to 5.5V 3V to 5.5V 2.7V to 5.5V 3836 PGM T02 3836 PGM T03 D.C. OPERATING CHARACTERISTICS (Over recommended operating conditions unless otherwise specified) Limits Symbol Parameter ICC1 ICC2 VCC Supply Current (Read) VCC Supply Current (Write) ISB1(1) ISB2(1) ILI ILO VlL(2) VIH(2) VOL Min. Max. Units 1 3 mA VCC Standby Current 150 ∝A VCC Standby Current 50 ∝A Input Leakage Current Output Leakage Current Input Low Voltage Input High Voltage Output Low Voltage 10 10 VCC x 0.3 –1.0 VCC x 0.7VCC + 0.5 0.4 Test Conditions SCL = VCC x 0.1/VCC x 0.9 Levels @ 100 KHz, SDA = Open, All Other Inputs = GND or VCC – 0.3V SCL = SDA = VCC – 0.3V, All Other Inputs = GND or VCC, VCC = 5.5V SCL = SDA = VCC – 0.3V, All Other Inputs = GND or VCC, ∝A ∝A VCC = 3V VIN = GND to VCC VOUT = GND to VCC V V V IOL = 3 mA 3839 PGM T03 CAPACITANCE TA = 25°C, f = 1.0MHz, VCC = 5V Symbol CI/O(3) CIN(3) Parameter Max. Units Test Conditions Input/Output Capacitance (SDA) Input Capacitance (A0, A1, A2, SCL) 8 6 pF pF VI/O = 0V VIN = 0V 3839 PGM T05 Notes:(1)Must perform a stop command prior to measurement. (2)VIL min. and VIH max. are for reference only and are not tested. (3)This parameter is periodically sampled and not 100% tested. 9 X24C04 A.C. CONDITIONS OF TEST Input Pulse Levels EQUIVALENT A.C. LOAD CIRCUIT 5.0V VCC x 0.1 to VCC x 0.9 1533Ο Input Rise and Fall Times 10 ns Output 100pF Input and Output Timing Levels VCC x 0.5 3839 PGM T02 A.C. CHARACTERISTICS (Over recommended operating conditions unless otherwise specified) Read & Write Cycle Limits Symbol Parameter fSCL TI SCL Clock Frequency Noise Suppression Time Constant at SCL, SDA Inputs SCL Low to SDA Data Out Valid Time the Bus Must Be Free Before a New Transmission Can Start Start Condition Hold Time Clock Low Period Clock High Period Start Condition Setup Time (for a Repeated Start Condition) Data In Hold Time Data In Setup Time SDA and SCL Rise Time SDA and SCL Fall Time Stop Condition Setup Time Data Out Hold Time tAA tBUF tHD:STA tLOW tHIGH tSU:STA tHD:DAT tSU:DAT tR tF tSU:STO tDH Min. Max. Units 0 100 100 KHz ns 0.3 4.7 3.5 ∝s ∝s 4.0 4.7 4.0 4.7 ∝s ∝s ∝s ∝s 0 250 ∝s ns ∝s 1 300 ns ∝s 4.7 300 ns 3839 PGM T06 POWER-UP TIMING Symbol t tPUW(4) (4) PUR Parameter Max. Units Power-up to Read Operation Power-up to Write Operation 1 5 ms ms 3839 PGM T07 Bus Timing t t F HIGH t t LOW R SCL t SU:STA t HD:STA t t HD:DAT SU:DAT t SU:STO SDA IN t t AA DH t BUF SDA OUT 3839 FHD F04 Notes:(4) tPUR and tPUW are the delays required from the time VCC is stable until the specified operation can be initiated. These parameters are periodically sampled and not 100% tested. 10 X24C04 Write Cycle Limits Symbol Parameter t (5) Min. Typ. Write Cycle Time (6) WR Max. Units 10 ms 5 3839 PGM T08 The write cycle time is the time from a valid stop condition of a write sequence to the end of the internal bus interface circuits are disabled, SDA is allowed to remain high, and the device does not respond to its slave erase/program cycle. During the write cycle, the X24C04 address. Write Cycle Timing SCL ACK 8th BIT SDA WORD n t WR STOP CONDITION START CONDITION X24C04 ADDRESS 3839 FHD F05 Notes: (5) Typical values are for TA = 25°C and nominal supply voltage (5V). (6) tWR is the minimum cycle time from the system perspective when polling techniques are not used. It is the maximum time the device requires to perform the internal write operation. SYMBOL TABLE Guidelines for Calculating Typical Values of Bus Pull-Up Resistors RESISTANCE (KΟ) 120 V R MIN 100 80 R MAX = = WAVEFORM CC MAX I OL MIN =1.8KΟ t R C BUS MAX. RESISTANCE 60 40 20 MIN. RESISTANCE 0 0 20 40 60 INPUTS OUTPUTS Must be steady Will be steady May change from Low to Will change from Low to High High May change from High to Will change from High to Low Low Don’t Care: Changes Changing: State Not Allowed Known N/A Center Line is High 80100120 BUS CAPACITANCE (pF) 3839 FHD F18 Impedance 11 X24C04 PACKAGING INFORMATION 8-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S 8-LEAD PLASTIC DUAL IN-LINE PACKAGE TYPE P 0.430 (10.92) 0.360 (9.14) 0.150 (3.80) 0.158 (4.00) 0.092 (2.34) DIA. NOM. 0.228 (5.80) 0.244 (6.20) 0.255 (6.47) 0.245 (6.22) PIN 1 INDEX PIN 1 INDEX PIN 1 PIN 1 0.300 (7.62) REF. 0.014 (0.35) 0.019 (0.49) 0.060 (1.52) 0.020 (0.51) HALF SHOULDER WIDTH ON ALL END PINS OPTIONAL 0.188 (4.78) 0.197 (5.00) (4X) 7° 0.140 (3.56) 0.130 (3.30) SEATING PLANE 0.020 (0.51) 0.015 (0.38) 0.150 (3.81) 0.125 (3.18) 0.053 (1.35) 0.069 (1.75) 0.062 (1.57) 0.058 (1.47) 0.004 (0.19) 0.010 (0.25) 0.050 (1.27) 0.110 (2.79) 0.090 (2.29) 0.010 (0.25) X 45° 0.020 (0.50) 0.015 (0.38) MAX. 0.020 (0.51) 0.016 (0.41) 0.325 (8.25) 0.300 (7.62) 0° – 8° 0.0075 (0.19) 0.010 (0.25) 0.027 (0.683) 0.037 (0.937) TYP. 0.010 (0.25) NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 12 0° 15° X24C04 PACKAGING INFORMATION 14-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S 0.150 (3.80) 0.158 (4.00) 0.228 (5.80) 0.244 (6.20) PIN 1 INDEX PIN 1 0.014 (0.35) 0.019 (0.49) 0.336 (8.55) 0.345 (8.75) (4X) 7° 0.053 (1.35) 0.069 (1.75) 0.004 (0.19) 0.010 (0.25) 0.050 (1.27) 0.010 (0.25) X 45° 0.020 (0.50) 0° – 8° 0.0075 (0.19) 0.010 (0.25) 0.027 (0.683) 0.037 (0.937) NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 13 X24C04 ORDERING INFORMATION X24C04 P T G -V Device VCC Limits Blank = 4.5V to 5.5V 3.5 = 3.5V to 5.5V 3 = 3.0 to 5.5V 2.7 = 2.7V to 5.5V G=RoHS Compliant Lead Free package Blank = Standard package. Non lead free Temperature Range Blank = Commercial = 0°C to +70°C I = Industrial = –40°C to +85°C M = Military = –55°C to +125°C Package P = 8-Lead Plastic DIP S8 = 8-Lead SOIC S14 = 14-Lead SOIC Part Mark Convention X24C04 Blank = 8-Lead SOIC P = 8-Lead Plastic DIP S8 = 8-Lead SOIC S14 = 14-Lead SOIC G = RoHS compliant lead free XG X Blank = 4.5V to 5.5V, 0°C to +70°C I = 4.5V to 5.5V, –40°C to +85°C B = 3.5V to 5.5V, 0°C to +70°C C = 3.5V to 5.5V, –40°C to +85°C D = 3.0V to 5.5V, 0°C to +70°C E = 3.0V to 5.5V, –40°C to +85°C F = 2.7V to 5.5V, 0°C to +70°C G = 2.7V to 5.5V, –40°C to +85°C LIMITED WARRANTY Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness for any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice. Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, licenses are implied. U.S. PATENTS Xicor products are covered by one or more of the following U.S. Patents: 4,263,664; 4,274,012; 4,300,212; 4,314,265; 4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829, 482; 4,874, 967; 4,883, 976. Foreign patents and additional patents pending. LIFE RELATED POLICY In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurence. Xicor's products are not authorized for use in critical components in life support devices or systems. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. 14 X24C04 8-LEAD PLASTIC DUAL IN-LINE PACKAGE TYPE P 0.430 (10.92) 0.360 (9.14) 0.260 (6.60) 0.240 (6.10) PIN 1 INDEX PIN 1 0.300 (7.62) REF. HALF SHOULDER WIDTH ON ALL END PINS OPTIONAL 0.060 (1.52) 0.020 (0.51) 0.145 (3.68) 0.128 (3.25) SEATING PLANE 0.025 (0.64) 0.015 (0.38) 0.150 (3.81) 0.125 (3.18) 0.065 (1.65) 0.045 (1.14) 0.110 (2.79) 0.090 (2.29) 0.015 (0.38) MAX. 0.020 (0.51) 0.016 (0.41) 0.325 (8.25) 0.300 (7.62) 0° 15° TYP. 0.010 (0.25) NOTE: 1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 2. PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH 3926 FHD F01 15 X24C04 8-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S 0.150 (3.80) 0.158 (4.00) 0.228 (5.80) 0.244 (6.20) PIN 1 INDEX PIN 1 0.014 (0.35) 0.019 (0.49) 0.188 (4.78) 0.197 (5.00) (4X) 7° 0.053 (1.35) 0.069 (1.75) 0.004 (0.19) 0.010 (0.25) 0.050 (1.27) 0.050" TYPICAL 0.010 (0.25) X 45° 0.020 (0.50) 0.050" TYPICAL 0° – 8° 0.0075 (0.19) 0.010 (0.25) 0.250" 0.016 (0.410) 0.037 (0.937) 0.030" TYPICAL 8 PLACES FOOTPRINT NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESIS IN MILLIMETERS) 3926 FHD F22 16 X24C04 14-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S 0.150 (3.80) 0.158 (4.00) 0.228 (5.80) 0.244 (6.20) PIN 1 INDEX PIN 1 0.014 (0.35) 0.020 (0.51) 0.336 (8.55) 0.345 (8.75) (4X) 7° 0.053 (1.35) 0.069 (1.75) 0.004 (0.10) 0.010 (0.25) 0.050 (1.27) 0.050" Typical 0.010 (0.25) X 45° 0.020 (0.50) 0° – 8° 0.050" Typical 0.0075 (0.19) 0.010 (0.25) 0.250" 0.016 (0.41) 0.037 (0.937) FOOTPRINT 0.030" Typical 14 Places NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 3926 FHD F10 17 X24C04 8-LEAD HERMETIC DUAL IN-LINE PACKAGE TYPE D 0.405 (10.29) –– 0.310 (7.87) 0.220 (5.59) PIN 1 0.005 (0.13) MIN. 0.300 (7.62) REF. SEATING PLANE 0.150 (3.81) MIN. 0.055 (1.40) MAX. 0.200 (5.08) 0.140 (3.56) 0.060 (1.52) 0.015 (0.38) 0.200 (5.08) 0.125 (3.18) 0.065 (1.65) 0.038 (0.97) TYP. 0.060 (1.52) 0.110 (2.79) 0.090 (2.29) 0.023 (0.58) 0.014 (0.36) TYP. 0.100 (2.54) TYP. 0.017 (0.43) 0.320 (8.13) 0.290 (7.37) TYP. 0.311 (7.90) 0° 15° 0.015 (0.38) 0.008 (0.20) NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) 3926 FHD F05 18