YAMAHA YTD428

YTD428
IDSU
DSU LSI for the ISDN Terminal Equipment
INTRODUCTION
YTD428 is a LSI which provides the ISDN subscriber interface (two-wire time compression
multiplexing operation) and the NT side of the ISDN Basic Rate user-network interface function
(digital four-wire time-division full-duplex operation). It is capable of providing the electric
characteristics conforming to TTC Standard JT-I430 and JT-G961.
YTD428 incorporates the circuit termination and line termination functions on a single chip
allowing the user to easily configure a DSU (Digital Service Unit) that consumes small amount of
power at a minimal cost.
In addition, a TTL interface is provided at the T reference point (layer 1 level). This feature is
especially effective when combined with YAMAHA's ISDN LSI for S/T reference point interface,
YTD423 or YTD418. It allows considerable cost reduction on parts around the pulse transformer
when constructing a device with a built-in DSU.
The driver/receiver section of the T reference point interface can be separated from the DSU section
and be used independently. The user can enable or disable this feature as necessary.
YTD428 CATALOG
CATALOG No.:4TD428A2
2001.1
❒ Features
■ Circuit Termination Section
■
Conforms to TTC Standard JT-I430 and JT-G961
Digital four-wire time-division full-duplex operation
● Two-wire time compression multiplexing operation
●
Transmission rate at U reference point: 320 kbit/s, at T reference point: 192 kbit/s
● Frame assembling and disassembling function
●
●
●
State transition control
Loopback function
●
T reference point timing control
(switch between short passive bus / extended passive bus, point-to-point)
●
U reference point driver control
■ Line Termination Section
■
●
●
Conforms to TTC Standard JT-G961
f equalizer
Bridged tap equalizer
■ T Reference Point Interface Section
●
The T reference point driver / receiver section can be separated from DSU section, and use
independently (TE mode). The user can enable or disable this feature as necessary.
■ Others
●
+5 V single power supply
●
100 pin SQFP
-2-
BLOCK DIAGRAM
❒ Internal Block Diagram
YTD428
U ref. pt. I/F section
Variable
Amplifier
ADC
CT/LT section
T ref. pt.
driver
CT block
Interface
switch section
T ref. pt.
receiver
LT block
TTL I/F
S/T ref. pt. LSI
YTD418 or
YTD423
U ref. pt.
driver control
U ref. pt. side
T ref. pt. side
T ref. pt. I/F section
Peak hold
CT : Circuit Termination
LT : Line Termination
-3-
❒ DSU Configuration Example
YTD428 incorporates the circuit termination, line termination, T reference point interface and U
reference point interface functions on a single chip allowing the user to easily configure a DSU that
consumes small amount of power at a minimal cost. The user can select from the two types of
configurations. One is the general configuration in which a transformer is used at the T reference
point interface. The other is a configuration in which a TTL interface is used to directly connect to
the T reference point LSI.
■ Configuration example of a general DSU
Various functions are incorporated on a single chip allowing the user to create a low power-consuming
product at a low cost.
Layer 3 info.
Bch data
T ref. pt.
included driver/receiver
for S/T ref. pt.
DSU
RA / RB
YTD428
L1
TA / TB
L2
U ref. pt. driver
Call control
circuit
-4-
U ref. pt. side
YM7405 or
YTD410
for S/T ref. pt.
■ Configuration example of a device with a built-in DSU that uses a TTL interface at
the T ref. pt.
When using YTD428 with YAMAHA'S S/T reference point interface LSI to create a device with a built-in
DSU, they can be connected directly through the TTL interface. This results in a reduction of pulse
DSU section
YTD428
RA / RB
T ref.
pt. I/F
CT
and
LT
I/F
switch
TA / TB
U ref.
pt. I/F
L1
U ref. pt. side
T ref. pt. side
(to terminal)
transformer parts.
L2
U ref. pt.
driver
Call control
circuit
TTL I/F
(No transformer is requied)
YTD418 or
YTD423
Layer 3 information
(Bch data)
■ Example of using T reference point driver / receiver section independently
By setting the Interface switch, the drive / receiver of the T reference point interface section can be separated
DSU section
YTD428
RA / RB
T ref.
pt. I/F
CT
and
LT
I/F
switch
TA / TB
U ref.
pt. I/F
L1
L2
U ref. pt. side
T ref. pt. side
(DSU)
from the circuit termination (CT) and line termination (LT) section and be used independently.
The user can enable or disable this feature as necessary.
U ref. pt.
driver
Call control
circuit
TTL I/F
(No transformer is required)
YTD418 or
YTD423
Layer 3 information
(Bch data)
-5-
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
DVDD
TEST3
TEST2
TEST1
TEST0
LPSEL
LOCAL
DVSS
RESET
POWMON
REV
NTSEL
MULTI
TSMPAUT
TSMPSEL
ODSEL
RDP
TDP
CLK192K
DVDD
LTD
HTD
LRD
HRD
DVSS
Pin Assignments
YTD428-S
100pin SQFP
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
TEST17
TEST18
TEST19
TEST20
TEST21
TEST22
CLKSEL
DVSS
UDM0
UDM1
UDP0
UDP1
DVDD
TEST23
TEST24
TEST25
TEST26
TEST27
TEST28
DVSS
AVSS1
VRB
VRT
AVDD1
ATEI
TEST4
TEST5
TEST6
TEST7
LOOP2A
LPSW
TEST8
DVSS
CLK1536
DVDD
CLK4K
CLK256K
CLK200
CLK400
DVSS
EXID
TEST9
TEST10
TEST11
TEST12
TEST13
TEST14
TEST15
DVDD
TEST16
-6-
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
AVSS2
RX
LO2
AVDD2
LO1
CX1
AVDD2
LI2
CX2
LICT
LI1
AVSS2
AVSS1
SXA
SGBP
SGB
RXS
AVDD1
SGA
RUC
RXU2
SGR
AVSS1
RXU1
ATEO
ELECTRICAL CHARACTERISTICS
❒ Absolute Maximum Ratings
Parameter
Symbol
Min.
Max
Units
VDD
VSS - 0.3
VSS + 7.0
V
Input Voltage
VI
VSS - 0.3
VDD + 0.3
V
Storage Temperature
Tstg
- 50
+ 125
°C
Supply Voltage
❒ Recommended Operating Conditions
Parameter
Symbol
Range
Supply Voltage
VDD
5.0 V ± 5 %
Operating Temperature
Top
-20 ~ +70 ° C
-7-
❒ DC Characteristics
(DVDD = AVDD = 5 .0V, DVSS = AVSS = 0.0 V, Operating Temperature: Top = 25 ºC)
Parameter
Symbol
Condition
Min.
Analog Output Allowable
Load Impedance
ZO
Note 1
30
kΩ
Analog Receive Buffer
Input Impedance
Zi1
Note 2
10
MΩ
Analog Signal Reference
Voltage
VSG
Note 3
2.45
2.50
2.55
V
Self-Bias VRT
VRT
Note 4
0.7AVDD - 0.1
0.7AVDD
0.7AVDD + 0.1
V
Self-Bias VRB
VRB
Note 5
0.3AVDD - 0.1
0.3AVDD
0.3AVDD + 0.1
V
ADC
Note 1
Note 2
With respect to SGR, SXA pins.
With respect to RXU1 and RXU2 pins.
Note 3
Note 4
Set SGR pin to open.
With respect to VRT pin.
Note 5
With respect to VRB pin.
Typ.
Max.
Units
(DVDD = AVDD = 5.0 V, Top = -20 ~ 70 ºC)
Parameter
Symbol
Condition
Min.
VIH
(Note 1)
2.2
V
VIH
(Note 2)
3.0
V
VIL
(Note 1)
0.8
V
VIL
(Note 2)
0.8
V
High Level Input Voltage (CMOS)
VIH
(Note 3)
Low Level Input Voltage (COMS)
VIL
(Note 3)
High Level Output Voltage (TTL)
VOH
Low Level Output Voltage (TTL)
VOL
Low Level Output Voltage (Open-D)
VOL
High Level Input Voltage (TTL)
Low level Input Voltage (TTL)
Typ.
Max.
Units
3.5
V
1.0
V
(Note 4)
DVDD - 1.0
V
(Note 5)
DVDD - 1.0
V
(Note 4)
DVSS + 0.4
V
(Note 5)
DVSS + 0.4
V
(Note 6)
DVSS + 0.4
V
Leak Current
IL
-10
10
µA
Idle Condition Leak Current
ILZ
-10
10
µA
Power Supply Current
IDD
(Note 7)
36
Note 1
With respect to the digital pins other than RESET, POWMON, CLK1536 and TEST23 ~ 28 pins
Note 2
Note 3
With respect to RESET, POWMON pins
With respect to CLK1536, TEST23 ~ 28 pins
Note 4
With respect to the pin other than HRD, LRD pins
Test condition: Output Current "H" level (IOH) = -0.2 mA, Output Current "L" level (IOL) = 1.2 mA
Note 5
Note 6
With respect to HRD, LRD pins (when ODSEL = "H"),
With respect to HRD, LRD pins (when ODSEL = "L"),
Note 7
With using T ref. pt. analog interface
-8-
mA
Test condition: IOH = -0.2 mA, IOL = 1.2 mA
Test condition: IOL = 1.2 mA
❒ AC Characteristics
■ T Reference Point Receive Characteristic (NT mode)
(VDD = 5.0 V, Top = -20 ~ 70 °C, Load Capacity: CL = 50 pF)
Parameter
Symbol
Transmit Pulse Width
tTPW
Receive Pulse Width
tRPW
Rise Time
Min.
Typ.
Max.
Units
5.00
5.208
5.40
µs
5.208
µs
260
tPR
ns
30
ns
Note 1
10.0
14.0
µs
tTRD
Note 2
10.0
42.0
µs
tPH
Note 1,
Note 3
4.0
µs
tPH
Note 2,
Note 3
2.0
µs
Fall Time
tPF
Phase Diffierence between
Tx and Rx signals
tTRD
Phase Difference between
Rx signals
Condition
Note 1
Note 2
With respect to using the Fixed timing
With respect to using the Adaptive timing
Note 3
This value shows the difference between two terminals which are connected with bus system.
t TPW
HRD
2.0 V
F
0.8 V
t TPW
2.0 V
LRD
L
0.8 V
Transmit data slot
t RPW
t FD
t TRD
Receive data slot
2.4 V
HTD
F
0.4 V
t RPW
2.4 V
LTD
L
t PR
0.4 V
t PF
Figure 1 Timing At T Ref. Pt. Interface
-9-
■ T Reference Point Receive Characteristic (TE mode)
(VDD = 5.0 V, Top = -20 ~ 70 °C, CL = 50 pF)
Parameter
Delay Time
Symbol
Condition
Min.
Typ.
Max.
Units
tRDR
700
ns
tRDL
200
ns
tRDH
700
ns
tRDF
700
ns
Rise Time
tRR
Note 1
30
ns
Fall Time
tRF
Note 2
30
ns
Note 1
Note 2
With respect to HRD, LRD pins (ODSEL = “H”)
With respect to HRD, LRD pins
Note 3 Figure 2 shows the timing when RDP = “H”. When RDP = “L”, the output signal polarity from HRD and LRD pins
are inverted.
Receive signal (I)
(LI1 - LI2)
0V
t RDR
t RDL
t RR
t RF
2.0V
HRD (O)
0.8 V
t RDH
t RR
t RDF
t RF
2.0 V
LRD (O)
0.8 V
Figure 2 Receive Timing
- 10 -
■ T Reference Point Transmit Characteristic (TE mode)
(VDD = 5.0 V, Top = -20 ~ 70 °C, CL = 50 pF)
Parameter
Symbol
HTD, LTD Pulse Period
tSW
HTD, LTD Pulse Gap
tGAP
HTD, LTD Rise Time
HTD, LTD Fall Time
Transmit Signal
Delay Time
Zero Cross Delay Time
Condition
Min.
Typ.
Max.
Units
4.95
5.45
µs
0
260
ns
tSR
260
ns
tSF
30
ns
tSRL
Note 1
0
490
ns
tSRH
Note 1
490
1010
ns
tSFH
Note 1
0
165
ns
tSFL
Note 1
165
685
ns
tSDZ
Note 1
490
1010
ns
Note 1
Measuring with RL voltage drop as shown in Figure 4.
Note 2
Figure 3 shows the timing when TDP = “H”. When TDP = “L”, the output signal polarity from HRD and LRD pins are
inverted.
t SW
2.4 V
HTD (I)
0.4 V
t SR
t SF
t SW
t GAP
2.4 V
LTD (I)
Transmit signal (O)
(LOI - LO2)
0.4 V
t SRH
t SFL
t SR
t SRL
t SFH
t SRH
t SF
t SDZ
t SRL
t SFL
t SFH
1.35 V
0.15 V
-0.15 V
-1.35 V
Figure 3 Transmit Timing
- 11 -
100 Ω
HTD
LO1
RO
YTD428
LTD
RL
200 Ω
LO2
Transmit signal
Figure 4 Transmit Block Test Circuit
■ Driver, Receiver I/O Impedance
Symbol
Condition
Min.
Receiver Input Impedance
Parameters
ZLI
LI1 - LI2
50
kΩ
Driver Ouput Impedance
ZLO1
LO1 - LO2 (Note1)
50
kΩ
Driver Ouput Impedance
ZLO0
LO1 - LO2 (Note2)
Note 1
When no pulse is output.
Note 2
When pulse is output.
- 12 -
Typ.
15
Max.
Units
Ω
PIN DESCRIPTIONS
- 13 -
IMPORTANT NOTICE
1. Yamaha reserves the right to make changes to its Products and to this document
without notice. The information contained in this document has been carefully checked
and is believed to be reliable. However, Yamaha assumes no responsibilities for
inaccuracies and makes no commitment to update or to keep current the information
contained in this document.
2. These Yamaha Products are designed only for commercial and normal industrial
applications, and are not suitable for other uses, such as medical life support
equipment, nuclear facilities, critical care equipment or any other application the failure
of which could lead to death, personal injury or environmental or property damage. Use
of the Products in any such application is at the customer’s sole risk and expense.
3. Yamaha assumes no liability for incidental , consequential, or special damages or injury
that may result from misapplication or improper use or operation of the Products.
4. Yamaha makes no warranty or representation that the Products are subject to
intellectual property license from Yamaha or any third party, and Yamaha makes no
warranty excludes any liability to the Customer or any third party arising from or related
to the Products’ infringement of any third party’s intellectual property rights, including the
patent, copyright, trademark or trade secret rights of any third party.
5. Examples of use described herein are merely to indicate the characteristics and
performance of Yamaha products. Yamaha assumes no responsibility for any
intellectual property claims or other problems that may result from applications based on
the examples described herein. Yamaha makes no warranty with respect to the
products, express or implied, including, but not limited to the warranties of
merchantability, fitness for a particular use and title.
The specifications of this product are subject to improvement changes without prior notice.
AGENCY
Address inquiries to:
Semiconductor Sales & Marketing Department
Head Office 203, Matsunokijima, Toyooka-mura
Iwata-gun, Shizuoka-ken, 438-0192
Tel. 81-539-62-4918 Fax. 81-539-62-5054
Tokyo Office 2-17-11, Takanawa, Minato-ku,
Tokyo, 108-8568
Tel. 81-3-5488-5431 Fax. 81-3-5488-5088
Osaka Office Namba Tsujimoto Nissei Bldg, 4F
1-13-17, Namba Naka, Naniwa-ku,
Osaka City, Osaka, 556-0011
Tel. 81-6-6633-3690 Fax. 81-6-6633-3691
All rights reserved  2001