ZL30100 T1/E1 System Synchronizer Data Sheet Features October 2004 • Supports Telcordia GR-1244-CORE Stratum 4 and Stratum 4E • Supports ITU-T G.823 and G.824 for 2048 kbit/s and 1544 kbit/s interfaces • Supports ANSI T1.403 and ETSI ETS 300 011 for ISDN primary rate interfaces • Simple hardware control interface Applications • Accepts two input references and synchronizes to any combination of 8 kHz, 1.544 MHz, 2.048 MHz, 8.192 MHz or 16.384 MHz inputs • Synchronization and timing control for multi-trunk DS1/E1 systems such as DSLAMs, gateways and PBXs • Provides a range of clock outputs: 1.544 MHz, 2.048 MHz, 16.384 MHz and either 4.096 MHz and 8.192 MHz or 32.768 MHz and 65.536 MHz • Clock and frame pulse source for ST-BUS, GCI and other time division multiplex (TDM) buses • Provides 5 styles of 8 kHz framing pulses • Line Card synchronization for PDH systems • Holdover frequency accuracy of 1.5 x 10-7 • Lock, Holdover and selectable Out of Range indication • Selectable loop filter bandwidth of 1.8 Hz or 922 Hz • Less than 0.6 nspp intrinsic jitter on all output clocks • External master clock source: clock oscillator or crystal OSCi OSCo Ordering Information ZL30100QDC 64 pin TQFP -40°C to +85°C TIE_CLR BW_SEL LOCK OUT_SEL Master Clock REF0 REF1 REF_FAIL0 REF_FAIL1 OOR_SEL TIE Corrector Circuit MUX Reference Monitor TIE Corrector Enable C2o C4/C65o C8/C32o C16o F4/F65o F8/F32o Virtual Reference DPLL F16o Mode Control Feedback REF_SEL State Machine E1 Synthesizer DS1 Synthesizer C1.5o Frequency Select MUX RST IEEE 1149.1a MODE_SEL1:0 HMS HOLDOVER TCK TDI TMS TDO Figure 1 - Functional Block Diagram 1 Zarlink Semiconductor Inc. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright 2004, Zarlink Semiconductor Inc. All Rights Reserved. TRST ZL30100 Data Sheet Description The ZL30100 T1/E1 System Synchronizer contains a digital phase-locked loop (DPLL), which provides timing and synchronization for multi-trunk T1 and E1 transmission equipment. The ZL30100 generates ST-BUS and other TDM clock and framing signals that are phase locked to one of two input references. It helps ensure system reliability by monitoring its references for accuracy and stability and by maintaining stable output clocks during reference switching operations and during short periods when a reference is unavailable. The ZL30100 is intended to be the central timing and synchronization resource for network equipment that complies with Telcordia, ETSI, ITU-T and ANSI network specifications. 2 Zarlink Semiconductor Inc. ZL30100 Data Sheet Table of Contents 1.0 Change Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 2.0 Physical Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 2.1 Pin Connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 2.2 Pin Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 3.0 Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 3.1 Reference Select Multiplexer (MUX) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 3.2 Reference Monitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 3.3 Time Interval Error (TIE) Corrector Circuit. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 3.4 Digital Phase Lock Loop (DPLL) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 3.5 Frequency Synthesizers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 3.6 State Machine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 3.7 Master Clock . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 4.0 Control and Modes of Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 4.1 Out of Range Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 4.2 Loop Filter Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 4.3 Output Clock and Frame Pulse Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 4.4 Modes of Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 4.4.1 Freerun Mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 4.4.2 Holdover Mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 4.4.3 Normal Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 4.5 Reference Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 5.0 Measures of Performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 5.1 Jitter. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 5.2 Jitter Generation (Intrinsic Jitter) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 5.3 Jitter Tolerance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 5.4 Jitter Transfer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 5.5 Frequency Accuracy . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.6 Holdover Accuracy . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.7 Pull-in Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.8 Lock Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.9 Phase Slope . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.10 Time Interval Error (TIE) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.11 Maximum Time Interval Error (MTIE) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.12 Phase Continuity . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.13 Lock Time . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 6.0 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 6.1 Power Supply Decoupling . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 6.2 Master Clock . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 6.2.1 Clock Oscillator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 6.2.2 Crystal Oscillator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 6.3 Power Up Sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 6.4 Reset Circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 7.0 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 7.1 AC and DC Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 7.2 Performance Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 3 Zarlink Semiconductor Inc. ZL30100 Data Sheet List of Figures Figure 1 - Functional Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Figure 2 - Pin Connections (64 pin TQFP, please see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 Figure 3 - Reference Monitor Circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Figure 4 - Behaviour of the Dis/Requalify Timer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Figure 5 - DS1 Mode Out-of-Range Limits (OOR_SEL=0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Figure 6 - E1 Mode Out-of-Range Limits (OOR_SEL=1). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 Figure 7 - Timing Diagram of Hitless Reference Switching . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Figure 8 - Timing Diagram of Hitless Mode Switching . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Figure 9 - DPLL Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 Figure 10 - Mode Switching in Normal Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 Figure 11 - Reference Switching in Normal Mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 Figure 12 - Recommended Power Supply Decoupling . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 Figure 13 - Clock Oscillator Circuit. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 Figure 14 - Crystal Oscillator Circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 Figure 15 - Power-Up Reset Circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 Figure 16 - Timing Parameter Measurement Voltage Levels . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 Figure 17 - Input to Output Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 Figure 18 - Output Timing Referenced to F8/F32o . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 4 Zarlink Semiconductor Inc. ZL30100 1.0 Data Sheet Changes Summary Changes from June 2004 Issue to September 2004 Issue. Page, section, figure and table numbers refer to this issue. Page Item Change 1 Text Jitter changed to 0.6 ns from 0.5 ns 6 Figure 2 Added note specifying not e-Pad 7 Table “Pin Description“ Added information about Schmitt trigger feedback paths to C1.5o, C2o, C16o, and F8/F32o 10 Section 3.2 Added text about input pulse width restriction 15 Section 3.4 Added details to "Lock Indicator" on LOCK pin behaviour 19 Section 4.5 Added text and Figure 11 explaining LOCK pin behaviour 20 Section 5.0 Added Jitter definition 26 Table “Absolute Maximum Ratings*“ Corrected package power rating 27 Table “DC Electrical Characteristics*“ Corrected current consumption Corrected input voltage characteristics to reflect Schmitt trigger Corrected input leakage current to reflect internal pull-ups Corrected output voltage note to reflect two pad strengths 28 Table “AC Electrical Characteristics* Input timing for REF0 and REF1 references (see Figure 17)“ Added explanatory note 32 Table “Performance Characteristics*: Output Jitter Generation - ANSI T1.403 Conformance“ Changed jitter numbers 32 Table “Performance Characteristics*: Output Jitter Generation - ITU-T G.812 Conformance“ Changed jitter number 32 Table “Performance Characteristics* Unfiltered Intrinsic Jitter“ Changed jitter numbers, removed UI column 5 Zarlink Semiconductor Inc. ZL30100 Physical Description 2.1 Pin Connections F8/F32o C16o C2o AVDD AVDD C8/C32o C4/C65o AGND AGND NC NC AVDD AVDD AVCORE AGND AGND 2.0 Data Sheet F4/F65o F16o AGND IC REF_SEL NC REF0 NC REF1 NC IC OOR_SEL VDD NC TIE_CLR BW_SEL 48 46 44 42 40 38 36 34 32 50 30 52 28 54 26 ZL30100 56 24 58 22 60 20 62 18 64 4 6 8 10 12 14 16 GND VCORE LOCK HOLDOVER REF_FAIL0 IC REF_FAIL1 TDO TMS TRST TCK VCORE GND AVCORE TDI HMS 2 C1.5o NC NC AVDD IC IC OUT_SEL VDD NC GND IC OSCi OSCo RST MODE_SEL1 MODE_SEL0 Figure 2 - Pin Connections (64 pin TQFP, please see Note 1) Note 1: The ZL30100 uses the TQFP shown in the package outline designated with the suffix QD, the ZL30100 does not use the e-Pad TQFP. 6 Zarlink Semiconductor Inc. ZL30100 2.2 Data Sheet Pin Description Pin Description Pin # Name Description 1 GND 2 VCORE Positive Supply Voltage. +1.8 VDC nominal. 3 LOCK Lock Indicator (Output). This output goes to a logic high when the PLL is frequency locked to the selected input reference. 4 HOLDOVER Holdover (Output). This output goes to a logic high whenever the PLL goes into holdover mode. 5 REF_FAIL0 Reference 0 Failure Indicator (Output). A logic high at this pin indicates that the REF0 reference frequency has exceeded the out-of-range limit set by the OOR_SEL pin or that it is exhibiting abrupt phase or frequency changes. 6 IC 7 REF_FAIL1 Reference 1 Failure Indicator (Output). A logic high at this pin indicates that the REF1 reference frequency has exceeded the out-of-range limit set by the OOR_SEL pin or that it is exhibiting abrupt phase or frequency changes. 8 TDO Test Serial Data Out (Output). JTAG serial data is output on this pin on the falling edge of TCK. This pin is held in high impedance state when JTAG scan is not enabled. 9 TMS Test Mode Select (Input). JTAG signal that controls the state transitions of the TAP controller. This pin is internally pulled up to VDD. If this pin is not used then it should be left unconnected. 10 TRST Test Reset (Input). Asynchronously initializes the JTAG TAP controller by putting it in the Test-Logic-Reset state. This pin should be pulsed low on power-up to ensure that the device is in the normal functional state. This pin is internally pulled up to VDD. If this pin is not used then it should be connected to GND. 11 TCK Test Clock (Input): Provides the clock to the JTAG test logic. If this pin is not used then it should be pulled down to GND. 12 VCORE 13 GND 14 AVCORE 15 TDI 16 HMS Ground. 0 V. Internal bonding Connection. Leave unconnected. Positive Supply Voltage. +1.8 VDC nominal. Ground. 0 V. Positive Analog Supply Voltage. +1.8 VDC nominal. Test Serial Data In (Input). JTAG serial test instructions and data are shifted in on this pin. This pin is internally pulled up to VDD. If this pin is not used then it should be left unconnected. Hitless Mode Switching (Input). The HMS circuit controls phase accumulation during the transition from Holdover or Freerun mode to Normal mode on the same reference. A logic low at this pin will cause the ZL30100 to maintain the delay stored in the TIE corrector circuit when it transitions from Holdover or Freerun mode to Normal mode. A logic high on this pin will cause the ZL30100 to measure a new delay for its TIE corrector circuit thereby minimizing the output phase movement when it transitions from Holdover or Freerun mode to Normal mode. 17 MODE_SEL0 Mode Select 0 (Input). This input combined with MODE_SEL1 determines the mode (Normal, Holdover or Freerun) of operation, see Table 4 on page 17. 18 MODE_SEL1 Mode Select 1 (Input). See MODE_SEL0 pin description. 7 Zarlink Semiconductor Inc. ZL30100 Data Sheet Pin Description (continued) Pin # Name Description 19 RST Reset (Input). A logic low at this input resets the device. On power up, the RST pin must be held low for a minimum of 300 ns after the power supply pins have reached the minimum supply voltage. When the RST pin goes high, the device will transition into a Reset state for 3 ms. In the Reset state all outputs will be forced into high impedance. 20 OSCo Oscillator Master Clock (Output). For crystal operation, a 20 MHz crystal is connected from this pin to OSCi. This output is not suitable for driving other devices. For clock oscillator operation, this pin must be left unconnected. 21 OSCi Oscillator Master Clock (Input). For crystal operation, a 20 MHz crystal is connected from this pin to OSCo. For clock oscillator operation, this pin must be connected to a clock source. 22 IC 23 GND 24 NC No internal bonding Connection. Leave unconnected. 25 VDD Positive Supply Voltage. +3.3 VDC nominal. 26 OUT_SEL 27 IC Internal Connection. Connect this pin to ground. 28 IC Internal Connection. Connect this pin to ground. 29 AVDD 30 NC No internal bonding Connection. Leave unconnected. 31 NC No internal bonding Connection. Leave unconnected. 32 C1.5o Internal Connection. Leave unconnected. Ground. 0 V. Output Selection (Input).This input selects the signals on the combined output clock and frame pulse pins, see Table 3 on page 17. Positive Analog Supply Voltage. +3.3 VDC nominal. Clock 1.544 MHz (Output). This output is used in DS1 applications. This clock output pad includes a Schmitt input which serves as a PLL feedback path; proper transmission-line termination should be applied to maintain reflections below Schmitt trigger levels. 33 AGND Analog Ground. 0 V 34 AGND Analog Ground. 0 V 35 AVCORE Positive Analog Supply Voltage. +1.8 VDC nominal. 36 AVDD Positive Analog Supply Voltage. +3.3 VDC nominal. 37 AVDD Positive Analog Supply Voltage. +3.3 VDC nominal. 38 NC No internal bonding Connection. Leave unconnected. 39 NC No internal bonding Connection. Leave unconnected. 40 AGND Analog Ground. 0 V 41 AGND Analog Ground. 0 V 42 C4/C65o Clock 4.096 MHz or 65.536 MHz (Output). This output is used for ST-BUS operation at 2.048 Mbps, 4.096 Mbps or 65.536 MHz (ST-BUS 65.536 Mbps). The output frequency is selected via the OUT_SEL pin. 8 Zarlink Semiconductor Inc. ZL30100 Data Sheet Pin Description (continued) Pin # Name Description 43 C8/C32o Clock 8.192 MHz or 32.768 MHz (Output). This output is used for ST-BUS and GCI operation at 8.192 Mbps or for operation with a 32.768 MHz clock. The output frequency is selected via the OUT_SEL pin. 44 AVDD Positive Analog Supply Voltage. +3.3 VDC nominal. 45 AVDD Positive Analog Supply Voltage. +3.3 VDC nominal. 46 C2o Clock 2.048 MHz (Output). This output is used for standard E1 interface timing and for ST-BUS operation at 2.048 Mbps. This clock output pad includes a Schmitt input which serves as a PLL feedback path; proper transmission-line termination should be applied to maintain reflections below Schmitt trigger levels. 47 C16o Clock 16.384 MHz (Output). This output is used for ST-BUS operation with a 16.384 MHz clock. This clock output pad includes a Schmitt input which serves as a PLL feedback path; proper transmission-line termination should be applied to maintain reflections below Schmitt trigger levels. 48 F8/F32o Frame Pulse (Output). This is an 8 kHz 122 ns active high framing pulse (OUT_SEL=0) or it is an 8 kHz 31 ns active high framing pulse (OUT_SEL=1), which marks the beginning of a frame. This clock output pad includes a Schmitt input which serves as a PLL feedback path; proper transmission-line termination should be applied to maintain reflections below Schmitt trigger levels. 49 F4/F65o 50 F16o 51 AGND 52 IC 53 REF_SEL 54 NC 55 REF0 56 NC 57 REF1 58 NC Frame Pulse ST-BUS 2.048 Mbps or ST-BUS at 65.536 MHz clock (Output). This output is an 8 kHz 244 ns active low framing pulse (OUT_SEL=0), which marks the beginning of an ST-BUS frame. This is typically used for ST-BUS operation at 2.048 Mbps and 4.096 Mbps. Or this output is an 8 kHz 15 ns active low framing pulse (OUT_SEL=1), typically used for ST-BUS operation with a clock rate of 65.536 MHz. Frame Pulse ST-BUS 8.192 Mbps (Output). This is an 8 kHz 61 ns active low framing pulse, which marks the beginning of an ST-BUS frame. This is typically used for ST-BUS operation at 8.192 Mbps. Analog Ground. 0 V Internal Connection. Connect this pin to ground. Reference Select (Input). This input selects the input reference that is used for synchronization, see Table 5 on page 19. This pin is internally pulled down to GND. No internal bonding Connection. Leave unconnected. Reference (Input). This is one of two (REF0, REF1) input reference sources used for synchronization. One of five possible frequencies may be used: 8 kHz, 1.544 MHz, 2.048 MHz, 8.192 MHz or 16.384 MHz. This pin is internally pulled down to GND. No internal bonding Connection. Leave unconnected. Reference (Input). See REF0 pin description. No internal bonding Connection. Leave unconnected. 9 Zarlink Semiconductor Inc. ZL30100 Data Sheet Pin Description (continued) Pin # Name 59 IC 60 OOR_SEL 61 VDD Positive Supply Voltage. +3.3 VDC nominal. 62 NC No internal bonding Connection. Leave unconnected. 63 TIE_CLR TIE Corrector Circuit Reset (Input). A logic low at this input resets the Time Interval Error (TIE) correction circuit resulting in a realignment of the input phase with the output phase. 64 BW_SEL Filter Bandwidth Selection (Input). This pin selects the bandwidth of the DPLL loop filter, see Table 2 on page 17. Set continuously high to track jitter on the input reference closely or set temporarily high to allow the ZL30100 to quickly lock to the input reference. 3.0 Description Internal Connection. Connect this pin to ground. Out Of Range Selection (Input). This pin selects the out of range reference rejection limits, see Table 1 on page 16. Functional Description The ZL30100 is a DS1/E1 System Synchronizer providing timing (clock) and synchronization (frame) signals to interface circuits for DS1 and E1 Primary Rate Digital Transmission links, see Table 1. Figure 1 is a functional block diagram which is described in the following sections. 3.1 Reference Select Multiplexer (MUX) The ZL30100 accepts two simultaneous reference input signals and operates on their rising edges. One of them, the primary reference (REF0) or the secondary reference (REF1) signal can be selected as input to the TIE corrector circuit based on the reference selection (REF_SEL) input. 3.2 Reference Monitor The input references are monitored by two independent reference monitor blocks, one for each reference. The block diagram of a single reference monitor is shown in Figure 3. For each reference clock, the frequency is detected and the clock is continuously monitored for three independent criteria that indicate abnormal behavior of the reference signal, for example; long term drift from its nominal frequency or excessive jitter. To ensure proper operation of the reference monitor circuit, the minimum input pulse width restriction of 15 nsec must be observed. • Reference Frequency Detector: This detector determines whether the frequency of the reference clock is 8 kHz, 1.544 MHz, 2.048 MHz, 8.192 MHz or 16.384 MHz and provides this information to the various monitor circuits and the phase detector circuit of the DPLL. • Precise Frequency Monitor: This circuit determines whether the frequency of the reference clock is within the applicable out-of-range limits selected by the OOR_SEL pin, see Figure 5, Figure 6 and Table 1. It will take the precise frequency monitor up to 10 s to qualify or disqualify the input reference. • Coarse Frequency Monitor (CFM): This circuit monitors the reference frequency over intervals of approximately 30 µs to quickly detect large frequency changes. • Single Cycle Monitor (SCM): This detector checks the period of a single clock cycle to detect large phase hits or the complete loss of the clock. 10 Zarlink Semiconductor Inc. ZL30100 REF_FAIL0 / REF_FAIL1 OR Reference Frequency Detector REF0 / REF1 Data Sheet Precise Frequency Monitor Coarse Frequency Monitor Single Cycle Monitor dis/requalify timer REF_DIS Mode select state machine OR HOLDOVER REF_DIS= reference disrupted. This is an internal signal. Figure 3 - Reference Monitor Circuit Exceeding the thresholds of any of the monitors forces the corresponding REF_FAIL pin to go high. The single cycle and coarse frequency failure flags force the DPLL into Holdover mode and feed a timer that disqualifies the reference input signal when the failures are present for more than 2.5 s. The single cycle and coarse frequency failures must be absent for 10 s to let the timer requalify the input reference signal as valid. Multiple failures of less than 2.5 s each have an accumulative effect and will disqualify the reference eventually. This is illustrated in Figure 4. SCM or CFM failure current REF timer 2.5 s 10 s REF_FAIL HOLDOVER Figure 4 - Behaviour of the Dis/Requalify Timer When the incoming signal returns to normal (REF_FAIL=0), the DPLL returns to Normal mode with the output signal locked to the input signal. Each of the monitors has a build-in hysteresis to prevent flickering of the REF_FAIL status pin at the threshold boundaries. The precise frequency monitor and the timer do not affect the mode (Holdover/Normal) of the DPLL. 11 Zarlink Semiconductor Inc. ZL30100 Data Sheet C20 Clock Accuracy C20 0 ppm -83 -64 Out of Range 0 In Range 64 83 C20 Out of Range +32 ppm -51 -32 0 32 In Range 96 115 Out of Range C20 -32 ppm -115 -96 -200 -150 -100 -32 -50 0 32 51 0 50 In Range 100 150 200 Frequency offset [ppm] C20: 20 MHz master clock on OSCi Figure 5 - DS1 Mode Out-of-Range Limits (OOR_SEL=0) C20 Clock Accuracy C20 0 ppm -130 -100 Out of Range 0 In Range 100 130 C20 Out of Range +50 ppm -80 -50 0 50 150 180 C20 Out of Range -50 ppm -180 -150 -200 -150 -50 -100 -50 In Range 0 50 0 50 In Range 80 100 150 200 Frequency Offset [ppm] C20: 20 MHz master clock on OSCi Figure 6 - E1 Mode Out-of-Range Limits (OOR_SEL=1) 3.3 Time Interval Error (TIE) Corrector Circuit The TIE corrector circuit eliminates phase transients on the output clock that may occur during reference switching or the recovery from Holdover mode to Normal mode. On the recovery from Holdover mode (dependent on the HMS pin) or when switching to another reference input, the TIE corrector circuit measures the phase delay between the current phase (feedback signal) and the phase of the selected reference signal. This delay value is stored in the TIE corrector circuit. This circuit creates a new virtual reference signal that is at the same phase position as the feedback signal. By using the virtual reference, the PLL minimizes the phase transient it experiences when it switches to another reference input or recovers from Holdover mode. 12 Zarlink Semiconductor Inc. ZL30100 Data Sheet The delay value can be reset by setting the TIE corrector circuit Clear pin (TIE_CLR) low for at least 15 ns. This results in a phase alignment between the input reference signal and the output clocks and frame pulses as shown in Figure 17 on page 28 and Figure 18 on page 30. The speed of the phase alignment correction is limited to 61 µs/s when BW_SEL=0. Convergence is always in the direction of least phase travel. In general the TIE correction should not be exercised when Holdover mode is entered for short time periods. TIE_CLR can be kept low continuously. In that case the output clocks will always be aligned with the selected input reference. This is illustrated in Figure 7. TIE_CLR = 1 TIE_CLR = 0 locked to REF0 locked to REF0 REF0 REF0 REF1 REF1 Output Clock Output Clock locked to REF1 locked to REF1 REF0 REF0 REF1 REF1 Output Clock Output Clock Figure 7 - Timing Diagram of Hitless Reference Switching The Hitless Mode Switching (HMS) pin enables phase hitless returns from Freerun and Holdover modes to Normal mode in a single reference operation. A logic low at the HMS input disables the TIE circuit updating the delay value thereby forcing the output of the PLL to gradually move back to the original point before it went into Holdover mode. (see Figure 8). This prevents accumulation of phase in network elements. A logic high (HMS=1) enables the TIE circuit to update its delay value thereby preventing a large output phase movement after return to Normal mode. This causes accumulation of phase in network elements. In both cases the PLL’s output can be aligned with the input reference by setting TIE_CLR low. Regardless of the HMS pin state, reference switching in the ZL30100 is always hitless unless TIE_CLR is kept low continuously. 13 Zarlink Semiconductor Inc. ZL30100 HMS = 0 Data Sheet HMS = 1 Normal mode Normal mode REF REF Output Clock Output Clock Phase drift in Holdover mode Phase drift in Holdover mode REF REF Output Clock Output Clock Return to Normal mode Return to Normal mode REF REF Output Clock Output Clock TIE_CLR=0 TIE_CLR=0 REF REF Output Clock Output Clock Figure 8 - Timing Diagram of Hitless Mode Switching Examples: HMS=1: When 10 Normal to Holdover to Normal mode transitions occur and in each case the Holdover mode was entered for 2 seconds, then the accumulated phase change (MTIE) could be as large as 3.13 µs. - Phaseholdover_drift = 0.15 ppm x 2 s = 300 ns - Phasemode_change = 0 ns + 13 ns = 13 ns - Phase10 changes = 10 x (300 ns + 13 ns) = 3.13 µs where: - 0.15 ppm is the accuracy of the Holdover mode - 0 ns is the maximum phase discontinuity in the transition from the Normal mode to the Holdover mode 14 Zarlink Semiconductor Inc. ZL30100 - Data Sheet 13 ns is the maximum phase discontinuity in the transition from the Holdover mode to the Normal mode when a new TIE corrector value is calculated. HMS=0: When the same ten Normal to Holdover to Normal mode changes occur and in each case Holdover mode was entered for 2 seconds, then the overall MTIE would be 300 ns. As the delay value for the TIE corrector circuit is not updated, there is no 13 ns measurement error at this point. The phase can still drift for 300 ns when the PLL is in Holdover mode but when the PLL enters Normal mode again, the phase moves back to the original point so the phase is not accumulated. 3.4 Digital Phase Lock Loop (DPLL) The DPLL of the ZL30100 consists of a phase detector, a limiter, a loop filter, a digitally controlled oscillator (DCO) and a lock indicator, as shown in Figure 9. The data path from the phase detector to the limiter is tapped and routed to the lock indicator that provides a lock indication which is output at the LOCK pin. Lock indicator Virtual Reference from TIE Corrector Circuit Phase Detector Limiter Loop Filter Digitally Controlled Oscillator LOCK DPLL Reference to Frequency Synthesizer State Select from Control State Machine Feedback signal from Frequency Select MUX Figure 9 - DPLL Block Diagram Phase Detector - the phase detector compares the virtual reference signal from the TIE corrector circuit with the feedback signal and provides an error signal corresponding to the phase difference between the two. This error signal is passed to the limiter circuit. Limiter - the limiter receives the error signal from the phase detector and ensures that the DPLL responds to all input transient conditions with a maximum output phase slope of 61 µs/s or 9.5 ms/s, see Table 2. Loop Filter - the loop filter is similar to a first order low pass filter with a narrow or wide bandwidth suitable to provide system synchronization or line card timing, see Table 2. The wide bandwidth can be used to closely track the input reference in the presence of jitter or it can be temporarily enabled for fast locking to a new reference (1 s lock time). Digitally Controlled Oscillator (DCO) - the DCO receives the limited and filtered signal from the loop filter, and based on its value, generates a corresponding digital output signal. The synchronization method of the DCO is dependent on the state of the ZL30100. 15 Zarlink Semiconductor Inc. ZL30100 Data Sheet In Normal mode, the DCO provides an output signal which is frequency and phase locked to the selected input reference signal. In Holdover mode, the DCO is free running at a frequency equal to the frequency that the DCO was generating in Normal mode. The frequency in Holdover mode is calculated from frequency samples stored 26 ms to 52 ms before the ZL30100 entered Holdover mode. In Freerun mode, the DCO is free running with an accuracy equal to the accuracy of the OSCi 20 MHz source. Lock Indicator - the lock detector monitors if the output value of the phase detector is within the phase-lockwindow for a certain time. The selected phase-lock-window guarantees the stable operation of the LOCK pin with maximum network jitter and wander on the reference input. If the DPLL is locked and then goes into Holdover mode (auto or manual), the LOCK pin will initially stay high for 1 s. If at that point the DPLL is still in holdover mode, the LOCK pin will go low; subsequently the LOCK pin will not return high for at least the full lock-time duration. In Freerun mode the LOCK pin will go low immediately. 3.5 Frequency Synthesizers The output of the DCO is used by the frequency synthesizers to generate the C1.5o, C2o, C4o, C8o, C16o, C32o and C65o clocks and the F4o, F8o, F16o, F32o and F65o frame pulses which are synchronized to the selected reference input (REF0 or REF1). The frequency synthesizers use digital techniques to generate output clocks and advanced noise shaping techniques to minimize the output jitter. The clock and frame pulse outputs have limited driving capability and should be buffered when driving high capacitance loads. 3.6 State Machine As shown in Figure 1, the control state machine controls the TIE Corrector Circuit and the DPLL. The control of the ZL30100 is based on the inputs MODE_SEL1:0, REF_SEL and HMS. 3.7 Master Clock The ZL30100 can use either a clock or crystal as the master timing source. For recommended master timing circuits, see the Applications - Master Clock section. 4.0 Control and Modes of Operation 4.1 Out of Range Selection The frequency out of range limits for the precise frequency monitoring in the reference monitors are selected by the OOR_SEL pin, see Table 1. OOR_SEL Application Applicable Standard Out Of Range Limits 0 DS1 ANSI T1.403 Telcordia GR-1244-CORE Stratum 4/4E 64 - 83 ppm 1 E1 ITU-T G.703 ETSI ETS 300 011 100 - 130 ppm Table 1 - Out of Range Limits Selection 16 Zarlink Semiconductor Inc. ZL30100 4.2 Data Sheet Loop Filter Selection The loop filter settings can be selected through the BW_SEL pin, see Table 2. BW_SEL Detected REF Frequency Loop Filter Bandwidth Phase Slope Limiting 0 any 1.8 Hz 61 µs/s 1 8 kHz 58 Hz 9.5 ms/s 1 1.544 MHz, 2.048 MHz, 8.192 MHz, 16.384 MHz 922 Hz 9.5 ms/s Table 2 - Loop Filter Settings 4.3 Output Clock and Frame Pulse Selection The output clock and frame pulses of the frequency synthesizers are available in two groups controlled by the OUT_SEL input. Table 3 lists the supported combinations of output clocks and frame pulses. OUT_SEL Generated Clocks Generated Frame Pulses 0 C1.5o, C2o, C4o, C8o, C16o F4o, F8o, F16o 1 C1.5o, C2o, C16o, C32o, C65o F16o, F32o, F65o Table 3 - Clock and Frame Pulse Selection 4.4 Modes of Operation The ZL30100 has three possible manual modes of operation; Normal, Holdover and Freerun. These modes are selected with the mode select pins MODE_SEL1 and MODE_SEL0 as is shown in Table 4. Transitioning from one mode to the other is controlled by an external controller. MODE_SEL1 MODE_SEL0 Mode 0 0 Normal (with automatic Holdover) 0 1 Holdover 1 0 Freerun 1 1 reserved (must not be used) Table 4 - Operating Modes 4.4.1 Freerun Mode Freerun mode is typically used when an independent clock source is required, or immediately following system power-up before network synchronization is achieved. In Freerun mode, the ZL30100 provides timing and synchronization signals which are based on the master clock frequency (supplied to OSCi pin) only, and are not synchronized to the reference input signals. The Freerun accuracy of the output clock is equal to the accuracy of the master clock (OSCi). So if a ±32 ppm output clock is required, the master clock must also be ±32 ppm. See Applications - Section 6.2, “Master Clock“ on page 23. 17 Zarlink Semiconductor Inc. ZL30100 4.4.2 Data Sheet Holdover Mode Holdover mode is typically used for short durations while network synchronization is temporarily disrupted. In Holdover mode, the ZL30100 provides timing and synchronization signals, which are not locked to an external reference signal, but are based on storage techniques. The storage value is determined while the device is in Normal Mode and locked to an external reference signal. When in Normal mode, and locked to the input reference signal, a numerical value corresponding to the ZL30100 output reference frequency is stored alternately in two memory locations every 26 ms. When the device is switched into Holdover mode, the value in memory from between 26 ms and 52 ms is used to set the output frequency of the device. The frequency accuracy of Holdover mode is 0.15 ppm. Two factors affect the accuracy of Holdover mode. One is drift on the master clock while in Holdover mode, drift on the master clock directly affects the Holdover mode accuracy. Note that the absolute master clock (OSCi) accuracy does not affect Holdover accuracy, only the change in OSCi accuracy while in Holdover mode. For example, a ±32 ppm master clock may have a temperature coefficient of ±0.1 ppm per °C. So a ±10 °C change in temperature, while the ZL30100 is in Holdover mode may result in an additional offset (over the 0.15 ppm) in frequency accuracy of ±1 ppm. Which is much greater than the 0.15 ppm of the ZL30100. The other factor affecting the accuracy is large jitter on the reference input prior to the mode switch. 4.4.3 Normal Mode Normal mode is typically used when a system clock source, synchronized to the network is required. In Normal mode, the ZL30100 provides timing (C1.5o, C2o, C4o, C8o, C16o, C32 and C65o) and frame synchronization (F4o, F8o, F16o, F32o and F65o) signals, which are synchronized to one of the two reference inputs (REF0 or REF1). The input reference signal may have a nominal frequency of 8 kHz, 1.544 MHz, 2.048 MHz, 8.192 MHz or 16.384 MHz. The frequency of the reference inputs are automatically detected by the reference monitors. When the ZL30100 comes out of RESET while Normal mode is selected by its MODE_SEL pins then it will initially go into Holdover mode and generate clocks with the accuracy of its free running local oscillator (see Figure 10). If the ZL30100 determines that its selected reference is disrupted (see Figure 3), it will remain in Holdover until the selected reference is no longer disrupted or the external controller selects another reference that is not disrupted. If the ZL30100 determines that its selected reference is not disrupted (see Figure 3) then the state machine will cause the DPLL to recover from Holdover via one of two paths depending on the logic level at the HMS pin. If HMS=0 then the ZL30100 will transition directly to Normal mode and it will align its output signals with its selected input reference (see Figure 8). If HMS=1 then the ZL30100 will transition to Normal mode via the TIE correction state and the phase difference between the output signals and the selected input reference will be maintained. When the ZL30100 is operating in Normal mode, if it determines that its selected reference is disrupted (Figure 3) then its state machine will cause it to automatically go to Holdover mode. When the ZL30100 determines that its selected reference is not disrupted then the state machine will cause the DPLL to recover from Holdover via one of two paths depending on the logic level at the HMS pin (see Figure 10). If HMS=0 then the ZL30100 will transition directly to Normal mode and it will align its output signals with its input reference (see Figure 8). If HMS=1 then the ZL30100 will transition to Normal mode via the TIE correction state and the phase difference between the output signals and the input reference will be maintained. If the reference selection changes because the value of the REF_SEL1:0 pins changes, the ZL30100 goes into Holdover mode and returns to Normal mode through the TIE correction state regardless of the logic value on HMS pin. The ZL30100 provides a wide bandwidth loop filter setting (BW_SEL=1), which enables the PLL to lock to an incoming reference in approximately 1 s. 18 Zarlink Semiconductor Inc. ZL30100 Data Sheet Normal (HOLDOVER=0) RST REF_CH=1 REF_DIS=0 and REF_CH=0 and HMS=0 REF_DIS=0 REF_DIS=1 REF_DIS=1 TIE Correction (HOLDOVER=1) Holdover (HOLDOVER=1) (REF_DIS=0 and HMS=1) or REF_CH=1 REF_DIS=1: Current selected reference disrupted (see Figure 3). This is an internal signal. REF_CH= 1: Reference change, a change in the REF_SEL pin. This is an internal signal. Figure 10 - Mode Switching in Normal Mode 4.5 Reference Selection The active reference input (REF0, REF1) is selected by the REF_SEL pin as shown in Table 5. If the logic value of the REF_SEL pin is changed when the DPLL is in Normal mode, the ZL30100 will perform a hitless reference switch. REF_SEL (input pin) Input Reference Selected 0 REF0 1 REF1 Table 5 - Reference Selection When the REF_SEL inputs are used to force a change from the currently selected reference to another reference, the action of the LOCK output will depend on the relative frequency and phase offset of the old and new references. Where the new reference has enough frequency offset and/or TIE-corrected phase offset to force the output outside the phase-lock-window, the LOCK output will de-assert, the lock-qualify timer is reset, and LOCK will stay de-asserted for the full lock-time duration. Where the new reference is close enough in frequency and TIEcorrected phase for the output to stay within the phase-lock-window, the LOCK output will remain asserted through the reference-switch process. 19 Zarlink Semiconductor Inc. ZL30100 REF_SEL REF0 Data Sheet REF1 LOCK Lock Time Note: LOCK pin behaviour depends on phase and frequency offset of REF1. Figure 11 - Reference Switching in Normal Mode 5.0 Measures of Performance The following are some PLL performance indicators and their corresponding definitions. 5.1 Jitter Timing jitter is defined as the high frequency variation of the clock edges from their ideal positions in time. Wander is defined as the low-frequency variation of the clock edges from their ideal positions in time. High and low frequency variation imply phase oscillation frequencies relative to some demarcation frequency. (Often 10 Hz or 20 Hz for DS1 or E1, higher for SONET/SDH clocks.) Jitter parameters given in this data sheet are total timing jitter numbers, not cycle-to-cycle jitter. 5.2 Jitter Generation (Intrinsic Jitter) Generated jitter is the jitter produced by the PLL and is measured at its output. It is measured by applying a reference signal with no jitter to the input of the device, and measuring its output jitter. Generated jitter may also be measured when the device is in a non-synchronizing mode, such as free running or holdover, by measuring the output jitter of the device. Generated jitter is usually measured with various bandlimiting filters depending on the applicable standards. 5.3 Jitter Tolerance Jitter tolerance is a measure of the ability of a PLL to operate properly (i.e., remain in lock and or regain lock in the presence of large jitter magnitudes at various jitter frequencies) when jitter is applied to its reference. The applied jitter magnitude and jitter frequency depends on the applicable standards. 5.4 Jitter Transfer Jitter transfer or jitter attenuation refers to the magnitude of jitter at the output of a device for a given amount of jitter at the input of the device. Input jitter is applied at various amplitudes and frequencies, and output jitter is measured with various filters depending on the applicable standards. For the Zarlink digital PLLs two internal elements determine the jitter attenuation; the internal low pass loop filter and the phase slope limiter. The phase slope limiter limits the output phase slope to, for example, 61 µs/s. Therefore, if the input signal exceeds this rate, such as for very large amplitude low frequency input jitter, the maximum output phase slope will be limited (i.e., attenuated). Since intrinsic jitter is always present, jitter attenuation will appear to be lower for small input jitter signals than for large ones. Consequently, accurate jitter transfer function measurements are usually made with large input jitter signals (for example 75% of the specified maximum tolerable input jitter). 20 Zarlink Semiconductor Inc. ZL30100 5.5 Data Sheet Frequency Accuracy Frequency accuracy is defined as the absolute accuracy of an output clock signal when it is not locked to an external reference, but is operating in a free running mode. 5.6 Holdover Accuracy Holdover accuracy is defined as the absolute accuracy of an output clock signal, when it is not locked to an external reference signal, but is operating using storage techniques. For the ZL30100, the storage value is determined while the device is in Normal Mode and locked to an external reference signal. 5.7 Pull-in Range Also referred to as capture range. This is the input frequency range over which the PLL must be able to pull into synchronization. 5.8 Lock Range This is the input frequency range over which the synchronizer must be able to maintain synchronization. 5.9 Phase Slope Phase slope is measured in seconds per second and is the rate at which a given signal changes phase with respect to an ideal signal. The given signal is typically the output signal. The ideal signal is of constant frequency and is nominally equal to the value of the final output signal or final input signal. Another way of specifying the phase slope is as the fractional change per time unit. For example; a phase slope of 61 µs/s can also be specified as 61 ppm. 5.10 Time Interval Error (TIE) TIE is the time delay between a given timing signal and an ideal timing signal. 5.11 Maximum Time Interval Error (MTIE) MTIE is the maximum peak to peak delay between a given timing signal and an ideal timing signal within a particular observation period. 5.12 Phase Continuity Phase continuity is the phase difference between a given timing signal and an ideal timing signal at the end of a particular observation period. Usually, the given timing signal and the ideal timing signal are of the same frequency. Phase continuity applies to the output of the PLL after a signal disturbance due to a reference switch or a mode change. The observation period is usually the time from the disturbance, to just after the synchronizer has settled to a steady state. 5.13 Lock Time This is the time it takes the PLL to frequency lock to the input signal. Phase lock occurs when the input signal and output signal are aligned in phase with respect to each other within a certain phase distance (not including jitter). Lock time is affected by many factors which include: • initial input to output phase difference • initial input to output frequency difference • PLL loop filter bandwidth • PLL phase slope limiter 21 Zarlink Semiconductor Inc. ZL30100 • Data Sheet in-lock phase distance The presence of input jitter makes it difficult to define when the PLL is locked as it may not be able to align its output to the input within the required phase distance, dependent on the PLL bandwidth and the input jitter amplitude and frequency. Although a short lock time is desirable, it is not always possible to achieve due to other synchronizer requirements. For instance, better jitter transfer performance is achieved with a lower frequency loop filter which increases lock time. And better (smaller) phase slope performance (limiter) results in longer lock times. 6.0 Applications This section contains ZL30100 application specific details for power supply decoupling, reset operation, clock and crystal operation. 6.1 Power Supply Decoupling It is recommended to place a 100 nF decoupling capacitor close to the power and ground pairs as shown in Figure 12 to ensure optimal jitter performance. 3.3 V 1.8 V AV CORE 35 29 AV DD 100 nF 100 nF 33 AGND AV CORE 14 44 AV DD 100 nF 100 nF V CORE 12 41 AGND 100 nF GND 13 45 AV DD 100 nF V CORE 2 51 AGND 100 nF GND 1 37 AV DD 100 nF 40 GND 36 AVDD ZL30100 100 nF 34 GND 25 V DD 100 nF 23 GND 61 V DD 100 nF 1 GND Figure 12 - Recommended Power Supply Decoupling 22 Zarlink Semiconductor Inc. ZL30100 6.2 Data Sheet Master Clock The ZL30100 can use either a clock or crystal as the master timing source. Zarlink application note ZLAN-68 lists a number of applicable oscillators and crystals that can be used with the ZL30100. 6.2.1 Clock Oscillator When selecting a clock oscillator, numerous parameters must be considered. This includes absolute frequency, frequency change over temperature, phase noise, output rise and fall times, output levels and duty cycle. 1 Frequency 20 MHz 2 Tolerance as required 3 Rise & fall time < 10 ns 4 Duty cycle 40% to 60% Table 6 - Typical Clock Oscillator Specification The output clock should be connected directly (not AC coupled) to the OSCi input of the ZL30100, and the OSCo output should be left open as shown in Figure 13. ZL30100 +3.3 V OSCi +3.3 V 20 MHz OUT GND 0.1 µF OSCo No Connection Figure 13 - Clock Oscillator Circuit 6.2.2 Crystal Oscillator Alternatively, a Crystal Oscillator may be used. A complete oscillator circuit made up of a crystal, resistor and capacitors is shown in Figure 14. The accuracy of a crystal oscillator depends on the crystal tolerance as well as the load capacitance tolerance. Typically, for a 20 MHz crystal specified with a 32 pF load capacitance, each 1 pF change in load capacitance contributes approximately 9 ppm to the frequency deviation. Consequently, capacitor tolerances and stray capacitances have a major effect on the accuracy of the oscillator frequency. 23 Zarlink Semiconductor Inc. ZL30100 Data Sheet The crystal should be a fundamental mode type - not an overtone. The fundamental mode crystal permits a simpler oscillator circuit with no additional filter components and is less likely to generate spurious responses. A typical crystal oscillator specification and circuit is shown in Table 7 and Figure 14 respectively. 1 Frequency 20 MHz 2 Tolerance as required 3 Oscillation mode fundamental 4 Resonance mode parallel 5 Load capacitance as required 6 Maximum series resistance 50 Ω Table 7 - Typical Crystal Oscillator Specification ZL30100 20 MHz OSCi 1 MΩ OSCo 100 Ω 1 µH The 100 Ω resistor and the 1 µH inductor may improve stability and are optional. Figure 14 - Crystal Oscillator Circuit 6.3 Power Up Sequence The ZL30100 requires that the 3.3 V rail is not powered-up later than the 1.8 V rail. This is to prevent the risk of latch-up due to the presence of parasitic diodes in the IO pads. Two options are given: 1. Power up the 3.3 V rail fully first, then power up the 1.8 V rail 2. Power up the 3.3 V rail and 1.8 V rail simultaneously, ensuring that the 3.3 V rail voltage is never lower than the 1.8 V rail voltage minus a few hundred millivolts (e.g., by using a schottky diode or controlled slew rate) 24 Zarlink Semiconductor Inc. ZL30100 6.4 Data Sheet Reset Circuit A simple power up reset circuit with about a 60 µs reset low time is shown in Figure 15. Resistor RP is for protection only and limits current into the RST pin during power down conditions. The reset low time is not critical but should be greater than 300 ns. ZL30100 +3.3 V R 10 kΩ RST RP 1 kΩ C 10 nF Figure 15 - Power-Up Reset Circuit 25 Zarlink Semiconductor Inc. ZL30100 7.0 Characteristics 7.1 AC and DC Electrical Characteristics Data Sheet Absolute Maximum Ratings* Parameter Symbol Min. Max. Units VDD_R -0.5 4.6 V VCORE_R -0.5 2.5 V 1 Supply voltage 2 Core supply voltage 3 Voltage on any digital pin VPIN -0.5 6 V 4 Voltage on OSCi and OSCo pin VOSC -0.3 VDD + 0.3 V 5 Current on any pin IPIN 30 mA 6 Storage temperature TST 125 °C 7 TQFP 64 pin package power dissipation PPD 500 mW 8 ESD rating VESD 2 kV -55 * Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. * Voltages are with respect to ground (GND) unless otherwise stated. Recommended Operating Conditions* Characteristics 1 Supply voltage 2 Core supply voltage 3 Operating temperature Sym. Min. Typ. Max. Units VDD 2.97 3.30 3.63 V VCORE 1.62 1.80 1.98 V TA -40 25 85 °C * Voltages are with respect to ground (GND) unless otherwise stated. 26 Zarlink Semiconductor Inc. ZL30100 Data Sheet DC Electrical Characteristics* Characteristics 1 Supply current with: OSCi = 0 V Sym. Min. Max. Units IDDS 3.0 6.5 mA 2 OSCi = Clock, OUT_SEL=0 IDD 32 47 mA 3 OSCi = Clock, OUT_SEL=1 IDD 42 66 mA 4 Core supply current with: OSCi = 0 V ICORES 0 22 µA 5 OSCi = Clock ICORE 14 20 mA Notes outputs loaded with 30 pF 6 Schmitt trigger Low to High threshold point Vt+ 1.47 1.5 V 7 Schmitt trigger High to Low threshold point Vt- 0.8 1.0 V 8 Input leakage current IIL -105 105 µA VI = VDD or 0 V 9 High-level output voltage VOH 2.4 V IOH = 8 mA for clock and frame-pulse outputs, 4 mA for status outputs 10 Low-level output voltage VOL V IOL = 8 mA for clock and frame-pulse outputs, 4 mA for status outputs 0.4 All device inputs are Schmitt trigger type. * Supply voltage and operating temperature are as per Recommended Operating Conditions. * Voltages are with respect to ground (GND) unless otherwise stated. AC Electrical Characteristics* - Timing Parameter Measurement Voltage Levels (see Figure 16) Characteristics Sym. CMOS Units VT 1.5 V 1 Threshold voltage 2 Rise and fall threshold voltage high VHM 2.0 V 3 Rise and fall threshold voltage low VLM 0.8 V Notes * Supply voltage and operating temperature are as per Recommended Operating Conditions. * Voltages are with respect to ground (GND) unless otherwise stated. Timing Reference Points V HM VT V LM ALL SIGNALS tIF, tOF tIR, tOR Figure 16 - Timing Parameter Measurement Voltage Levels 27 Zarlink Semiconductor Inc. ZL30100 Data Sheet AC Electrical Characteristics* - Input timing for REF0 and REF1 references (see Figure 17) Characteristics Symbol Min. Typ. Max. Units 1 8 kHz reference period tREF8KP 121 125 128 µs 2 1.544 MHz reference period tREF1.5P 338 648 950 ns 3 2.048 MHz reference period tREF2P 263 488 712 ns 4 8.192 MHz reference period tREF8P 63 122 175 ns 5 16.384 MHz reference period tREF16P 38 61 75 ns 6 reference pulse width high or low tREFW 15 ns * Supply voltage and operating temperature are as per Recommended Operating Conditions. * Period Min/Max values are the limits to avoid a single-cycle fault detection. Short-term and long-term average periods must be within Out-ofRange limits. AC Electrical Characteristics* - Input to output timing for REF0 and REF1 references (see Figure 17) Characteristics Symbol Min. Max. Units 1 8 kHz reference input to F8/F32o delay tREF8KD 0.7 2.0 ns 2 1.544 MHz reference input to C1.5o delay tREF1.5D 2.4 3.0 ns 3 1.544 MHz reference input to F8/F32o delay tREF1.5_F8D 2.5 3.3 ns 4 2.048 MHz reference input to C2o delay tREF2D 2.0 3.0 ns 5 2.048 MHz reference input to F8/F32o delay tREF2_F8D 2.2 3.3 ns 6 8.192 MHz reference input to C8o delay tREF8D 5.2 6.2 ns 7 8.192 MHz reference input to F8/F32o delay tREF8_F8D 5.5 6.3 ns 8 16.384 MHz reference input to C16o delay tREF16D 2.6 3.3 ns 9 16.384 MHz reference input to F8/F32o delay tREF16_F8D -28.0 -27.2 ns * Supply voltage and operating temperature are as per Recommended Operating Conditions. tREF<xx>P tREFW tREFW REF0/1 output clock with the same frequency as REF tREF<xx>D tREF8kD, tREF<xx>_F8D F8_32o Figure 17 - Input to Output Timing 28 Zarlink Semiconductor Inc. ZL30100 Data Sheet AC Electrical Characteristics* - Output Timing (see Figure 18) Characteristics Sym. Min. Max. Units 1 C1.5o pulse width low tC1.5L 323.1 323.7 ns 2 C1.5o delay tC1.5D -0.6 0.6 ns 3 C2o pulse width low tC2L 243.2 243.8 ns 4 C2o delay tC2D -0.4 0.3 ns 5 F4o pulse width low tF4L 243.5 244.2 ns 6 F4o delay tF4D 121.5 122.2 ns 7 C4o pulse width low tC4L 121.2 122.3 ns 8 C4o delay tC4D -0.3 1.0 ns 9 F8o pulse width high tF8H 121.6 123.2 ns 10 C8o pulse width low tC8L 60.3 61.2 ns 11 C8o delay tC8D -0.4 0.2 ns 12 F16o pulse with low tF16L 60.6 61.1 ns 13 F16o delay tF16D 29.9 30.8 ns 14 C16o pulse width low tC16L 28.7 30.8 ns 15 C16o delay tC16D -0.5 1.4 ns 16 F32o pulse width high tF32H 30.0 31.8 ns 17 C32o pulse width low tC32L 14.8 15.3 ns 18 C32o delay tC32D -0.5 0.1 ns 19 F65o pulse with low tF65L 14.8 15.4 ns 20 F65o delay tF65D 7.1 8.0 ns 21 C65o pulse width low tC65L 7.2 8.1 ns 22 C65o delay tC65D -1.0 0.0 ns 23 Output clock and frame pulse rise time tOR 1.0 2.0 ns 24 Output clock and frame pulse fall time tOF 1.2 2.3 ns * Supply voltage and operating temperature are as per Recommended Operating Conditions. 29 Zarlink Semiconductor Inc. Notes outputs loaded with 30 pF ZL30100 Data Sheet tC1.5L tC1.5D C1.5o tC2L tC2D C2o tF4D tF4L F4o tC4L tC4D C4o tF8H F8o tC8L tC8D C8o tF16D tF16L F16o tC16L tC16D C16o tF32H F32o tC32L tC32D C32o tF65D tF65L F65o tC65L tC65D C65o F32o, C32o, F65o and C65o are drawn on a larger scale than the other waveforms in this diagram. Figure 18 - Output Timing Referenced to F8/F32o 30 Zarlink Semiconductor Inc. ZL30100 Data Sheet AC Electrical Characteristics* - OSCi 20 MHz Master Clock Input Characteristics 1 Sym. Oscillator tolerance 2 Min. Max. Units -32 +32 ppm OOR_SEL=0 -50 +50 ppm OOR_SEL=1 40 60 % 3 Duty cycle 4 Rise time 10 ns 5 Fall time 10 ns Notes * Supply voltage and operating temperature are as per Recommended Operating Conditions. 7.2 Performance Characteristics Performance Characteristics* - Functional Characteristics Min. Max. Units 0.15 ppm Notes 1 Holdover accuracy 2 Holdover stability 0 ppm Determined by stability of the 20 MHz master clock oscillator 3 Freerun accuracy 0 ppm Determined by accuracy of the 20 MHz master clock oscillator 4 Capture range -130 +130 ppm The 20 MHz master clock oscillator set at 0 ppm Reference Out of Range Threshold (including hysteresis) 5 DS1 -64 -83 +64 +83 ppm The 20 MHz master clock oscillator set at 0 ppm 6 E1 -100 -130 +100 +130 ppm The 20 MHz master clock oscillator set at 0 ppm Lock Time 7 1.8 Hz loop filter 40 s ±64 ppm frequency offset, BW_SEL=0 8 58 Hz and 922 Hz loop filter 1 s ±64 ppm frequency offset, BW_SEL=1 Output Phase Continuity (MTIE) 9 Reference switching 13 ns 10 Switching from Normal mode to Holdover mode 0 ns 11 Switching from Holdover mode to Normal mode 13 ns Output Phase Slope 12 1.8 Hz Filter 61 µs/s BW_SEL=0 13 58 Hz and 922 Hz Filter 9.5 ms/s BW_SEL=1 * Supply voltage and operating temperature are as per Recommended Operating Conditions. 31 Zarlink Semiconductor Inc. ZL30100 Data Sheet Performance Characteristics*: Output Jitter Generation - ANSI T1.403 Conformance ANSI T1.403 Jitter Generation Requirements Jitter measurement filter Signal Limit in UI Equivalent limit in the time domain ZL30100 maximum jitter generation Units DS1 Interface 1 2 C1.5o (1.544 MHz) 8 kHz to 40 kHz 0.07 UIpp 45.3 0.30 nspp 10 Hz to 40 kHz 0.5 UIpp 324 0.32 nspp * Supply voltage and operating temperature are as per Recommended Operating Conditions. Performance Characteristics*: Output Jitter Generation - ITU-T G.812 Conformance ITU-T G.812 Jitter Generation Requirements Jitter measurement filter Signal Limit in UI Equivalent limit in the time domain ZL30100 maximum jitter generation 24.4 0.36 Units E1 Interface 1 20 Hz to 100 kHz C2o (2.048 MHz) 0.05 UIpp * Supply voltage and operating temperature are as per Recommended Operating Conditions. Performance Characteristics* - Unfiltered Intrinsic Jitter Max. [nspp] Characteristics 1 C1.5o (1.544 MHz) 0.45 2 C2o (2.048 MHz) 0.47 3 C4o (4.096 MHz) 0.42 4 C8o (8.192 MHz) 0.42 5 C16o (16.384 MHz) 0.56 6 C32o (32.768 MHz) 0.46 7 C65o (65.536 MHz) 0.49 8 F4o (8 kHz) 0.40 9 F8o (8 kHz) 0.33 10 F16o (8 kHz) 0.43 11 F32o (8 kHz) 0.36 12 F65o (8 kHz) 0.42 * Supply voltage and operating temperature are as per Recommended Operating Conditions. 32 Zarlink Semiconductor Inc. Notes nspp Package Code c Zarlink Semiconductor 2002 All rights reserved. ISSUE ACN DATE APPRD. Previous package codes For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively “Zarlink”) is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user’s responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink’s conditions of sale which are available on request. Purchase of Zarlink’s I2C components conveys a licence under the Philips I2C Patent rights to use these components in and I2C System, provided that the system conforms to the I2C Standard Specification as defined by Philips. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUMENTATION - NOT FOR RESALE