CY2CC810:1:10 Clock Fanout Buffer Datasheet.pdf

CY2CC810
1:10 Clock Fanout Buffer
1:10 Clock Fanout Buffer
Features
Functional Description
■
Low-voltage operation
The Cypress series of network circuits are produced using
advanced 0.35-micron CMOS technology, achieving the
industry’s fastest logic and buffers.
■
VDD range from 2.5 V to 3.3 V
■
1:10 fanout
■
Over voltage tolerant input hot swappable
■
Drives either a 50-Ohm or 75-Ohm transmission line
The Cypress CY2CC810 fanout buffer features one input and ten
outputs. Designed for data communications clock management
applications, the large fanout from a single input reduces loading
on the input clock.
■
Low-input capacitance
For a complete list of related documentation, click here.
■
250 ps typical output-to-output skew
■
19 ps typical DJ jitter
■
Typical propagation delay < 3.5 ns
■
High-speed operation > 500 MHz
■
Industrial temperature range
■
Available packages include: SSOP
Logic Block Diagram
Q1
Q2
Q3
VD D
Q4
Q5
IN
INPUT
Q6
Q7
Q8
GND
Q9
Q 10
OUTPUT
(AVCMOS)
Cypress Semiconductor Corporation
Document Number: 38-07056 Rev. *J
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised May 5, 2016
CY2CC810
Contents
Pin Configuration ............................................................. 3
Pin Description ................................................................. 3
Absolute Maximum Conditions ....................................... 4
DC Electrical Characteristics .......................................... 4
DC Electrical Characteristics .......................................... 5
Capacitance ...................................................................... 5
Thermal Resistance .......................................................... 5
Power Supply Characteristics ......................................... 6
High-frequency Parametrics ............................................ 6
AC Switching Characteristics ......................................... 7
AC Switching Characteristics ......................................... 7
Parameter Measurement Information ............................. 8
Parameter Measurement Information ............................. 9
Document Number: 38-07056 Rev. *J
Ordering Information ...................................................... 11
Ordering Code Definitions ......................................... 11
Package Drawing and Dimensions ............................... 12
Acronym .......................................................................... 13
Document Conventions ................................................. 13
Units of Measure ....................................................... 13
Document History Page ................................................. 14
Sales, Solutions, and Legal Information ...................... 15
Worldwide Sales and Design Support ....................... 15
Products .................................................................... 15
PSoC®Solutions ....................................................... 15
Cypress Developer Community ................................. 15
Technical Support ..................................................... 15
Page 2 of 15
CY2CC810
Pin Configuration
Figure 1. 20-pin SSOP pinout
Q1
VDD
Q2
GND
Q3
VDD
Q4
GND
1
2
3
4
5
6
7
8
9
10
CY2CC810
IN
GND
20
19
18
17
16
15
14
13
12
11
VDD
Q10
Q9
GND
Q8
VDD
Q7
GND
Q6
Q5
20 pin SOIC/SSOP
Pin Description
Pin Number
1
Pin Name
Description
IN
Input
LVCMOS
2, 6, 10, 13, 17
GND
Ground
Power
4, 8, 15, 20
VDD
Power Supply
Power
Q1... Q10
Output
AVCMOS
3, 5, 7, 9, 11, 12, 14, 16, 18, 19
Document Number: 38-07056 Rev. *J
Page 3 of 15
CY2CC810
Absolute Maximum Conditions
Parameter [1, 2]
Description
Min
Max
Unit
–0.5
4.6
V
VDD
VDD ground supply voltage
VIN
Input supply voltage to ground potential
–0.5
5.8
V
VOUT
Output supply voltage to ground potential
–0.5
VDD + 1
V
TS
Temperature, storage
–65
150
°C
TA
Temperature, operating ambient
–40
85
°C
Power dissipation
0.75
W
DC Electrical Characteristics
@ 3.3 V (see Figure 6)
Parameter
Description
Conditions
Min
Typ
Max
Unit
2.3
3.3
–
V
–
0.2
0.5
V
VOH
Output high voltage
VDD = Min,
VIN = VIH or VIL
IOH = –12 mA
VOL
Output low voltage
VDD = Min,
VIN = VIH or VIL
IOL = 12 mA
VIH
Input high voltage
Guaranteed Logic High
Level
–
2
–
5.8
V
VIL
Input low voltage
Guaranteed Logic Low
Level
–
–
–
0.8
V
IIH
Input high current
VDD = Max
VIN = 2.7 V
–
–
1
A
IIL
Input low current
VDD = Max
VIN = 0.5 V
–
–
–1
A
II
Input high current
VDD = Max,
VIN = VDD(Max)
–
–
–
20
A
VIK
Clamp diode voltage
VDD = Min, IIN = –18 mA
–
–
–0.7
–1.2
V
IOK
Continuous clamp current
VDD = Max,
VOUT = GND
–
–
–
–50
mA
OOFF
Power down disable
VDD = GND,
VOUT < 4.5 V
–
–
–
100
A
VH
Input hysteresis
VDD = Min,
VIN = VIH or VIL
–
–
80
mV
Notes
1. Stresses greater than those listed under absolute maximum ratings may cause permanent damage to the device. This is intended to be a stress rating only and
functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect reliability.
2. Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.
Document Number: 38-07056 Rev. *J
Page 4 of 15
CY2CC810
DC Electrical Characteristics
@ 2.5 V (see Figure 2)
Parameter
VOH
Description
Output high voltage
Conditions
Min
Typ
Max
Unit
VDD = Min,
VIN = VIH or VIL
IOH = –7 mA
1.8
–
–
V
IOH = 12 mA
1.6
–
–
V
IOL = 12 mA
–
0.65
V
VOL
Output low voltage
VDD = Min,
VIN = VIH or VIL
VIH
Input high voltage
Guaranteed Logic High
Level
–
1.6
–
5.0
V
VIL
Input low voltage
Guaranteed Logic Low
Level
–
–
–
0.8
V
IIH
Input high current
VDD = Max
VIN = 2.4 V
–
–
1
A
IIL
Input low current
VDD = Max
VIN = 0.5 V
–
–
–1
A
II
Input high current
VDD = Max,
VIN = VDD(Max)
–
–
20
A
–
VIK
Clamp diode voltage
VDD = Min, IIN = –18 mA
–
–
–0.7
–1.2
V
IOK
Continuous clamp current
VDD = Max,
VOUT = GND
–
–
–
–50
mA
OOFF
Power-down disable
VDD = GND,
VOUT < 4.5 V
–
–
–
100
A
VH
Input hysteresis
–
–
80
–
mV
–
Capacitance
Parameter
Description
Test Conditions
Min
Typ
Max
Unit
Cin
Input capacitance
VIN = 0 V
–
2.5
–
pF
Cout
Output capacitance
VOUT = 0 V
–
6.5
–
pF
Test Conditions
20-pin SSOP
Unit
Test conditions follow standard test methods and
procedures for measuring thermal impedance, in
accordance with EIA/JESD51.
79
°C/W
35
°C/W
Thermal Resistance
Parameter [3]
Description
θJA
Thermal resistance
(junction to ambient)
θJC
Thermal resistance
(junction to case)
Note
3. These parameters are guaranteed by design and are not tested.
Document Number: 38-07056 Rev. *J
Page 5 of 15
CY2CC810
Power Supply Characteristics
(see Figure 6)
Min
Typ
Max
Unit
ICC
Parameter
Delta ICC quiescent power supply (IDD @ VDD = Max and VIN = VDD) –
current
(IDD @ VDD = Max and VIN = VDD – 0.6 V)
Description
Test Conditions
–
–
50
A
ICCD
Dynamic power supply current
VDD = Max
Input toggling 50% Duty Cycle, Outputs Open
–
0.63
mA/
MHz
IC
Total power supply current
VDD = Max
Input toggling 50% Duty Cycle, Outputs Open
fL = 40 MHz
–
–
25
mA
tPU
Power-up time for all VDDs
Power-up to reach minimum specified voltage
(power ramp must be monotonic)
0.05
–
500
ms
Min
Typ
Max
Unit
High-frequency Parametrics
Parameter
DJ
Fmax(3.3 V)
Description
Jitter, Deterministic
Maximum frequency
VDD = 3.3 V
Test Conditions
50% duty cycle tW(50–50)
The “point to point load circuit”
Output Jitter – Input Jitter
2.5 V
–
23
35
ps
3.3 V
–
19
30
ps
50% duty cycle tW(50–50)
Standard Load Circuit.
See Figure 6
–
–
160
MHz
50% duty cycle tW(50–50)
The “point to point load circuit”
See Figure 8
–
–
650
Fmax(2.5 V
Maximum frequency
VDD = 2.5 V
The “point to point load circuit”
VIN = 2.4 V/0.0 V
VOUT = 1.7 V/0.7 V
See Figure 8
–
–
200
MHz
Fmax(20)
Maximum frequency
VDD = 3.3 V
20% duty cycle tW(20–80)
The “point to point load circuit”
VIN = 3.0 V/0.0 V
VOUT = 2.3 V/0.4 V
See Figure 8
–
–
250
MHz
Maximum frequency
VDD = 2.5 V
The “point to point load circuit”
VIN = 2.4 V/0.0 V
VOUT = 1.7 V/0.7 V
See Figure 4
–
–
200
MHz
Minimum pulse
VDD = 3.3 V
The “point to point load circuit”
VIN = 3.0 V/0.0 V
F = 100 MHz
VOUT = 2.0 V/0.8 V
See Figure 8
1
–
–
ns
Minimum pulse
VDD = 2.5 V
The “point to point load circuit”
VIN = 2.4 V/0.0 V
F = 100 MHz
VOUT = 1.7 V/0.7 V
See Figure 4
1
–
–
tW
Document Number: 38-07056 Rev. *J
Page 6 of 15
CY2CC810
AC Switching Characteristics
@ 3.3 V, VDD = 3.3 V ± 5%, Temperature = –40 C to +85 C
Parameter
Description
tPLH
Propagation delay – Low to High
See Figure 5
tPHL
Propagation delay – High to Low
tR
Output rise time
tF
Output fall time
tSK(0)
Output Skew: Skew between outputs of the same package (in phase)
tSK(p)
Pulse Skew: Skew between opposite transitions of the same output
(tPHL – tPLH).
tSK(t)
Min
Typ
Max
Unit
1.5
2.7
3.5
ns
1.5
2.7
3.5
ns
–
–
0.8
–
V/ns
–
–
0.8
–
V/ns
See Figure 11
–
0.25
0.38
ns
See Figure 10
–
–
0.2
ns
Package Skew: Skew between outputs of different packages at the same See Figure 12
power supply voltage, temperature and package type.
–
–
0.42
ns
Min
Typ
Max
Unit
1.5
2.0
3.5
ns
AC Switching Characteristics
@ 2.5 V, VDD = 2.5 V ± 5%, Temperature = –40 C to +85 C
Parameter
Description
tPLH
Propagation delay – Low to High
tPHL
Propagation delay – High to Low
tR
Output rise time
tF
Output fall time
tSK(0)
Output Skew: Skew between outputs of the same package (in phase)
tSK(p)
Pulse Skew: Skew between opposite transitions of the same output
(tPHL – tPLH).
tSK(t)
See Figure 5
1.5
2.0
3.5
ns
–
–
0.8
–
V/ns
–
–
0.8
–
V/ns
See Figure 11
–
0.25
0.38
ns
See Figure 10
–
–
0.4
ns
Package Skew: Skew between outputs of different packages at the same See Figure 12
power supply voltage, temperature and package type.
–
0.65
ns
Document Number: 38-07056 Rev. *J
Page 7 of 15
CY2CC810
Parameter Measurement Information
VDD @ 2.5 V
Figure 2. Load Circuit [4, 5, 6]
F r o m O u tp u t
U nder T est
C L = 50 pF
500 ohm
Figure 3. Voltage Waveforms Pulse Duration [7]
t w(50-50)
Input
2.0 V
1.25 V
1.25 V
0V
t w(20-80)
Input
2.0 V
1.25 V
0V
Figure 4. Point to Point Load Circuit [4, 5, 6]
F ro m O u tp u t
U nder T est
C L = 3 pF
500 ohm
Figure 5. Voltage Waveforms Propagation Delay Times [5]
1.25 V
Input
tPLH
Output
2.0 V
1.25 V
0V
tPHL
1.25 V
VOH
1.25 V
VOL
Notes
4. CL includes probe and jig capacitance.
5. All input pulses are supplied by generators having the following characteristics: PRR < 100 MHz, Z0 = 50W, tR < 2.5 nS, tF < 2.5 nS.
6. The outputs are measured one at a time with one transition per measurement.
7. TPLH and TPHL are the same as tpd..
Document Number: 38-07056 Rev. *J
Page 8 of 15
CY2CC810
Parameter Measurement Information
VDD @ 3.3 V
Figure 6. Load Circuit [8, 9, 10]
From Output
Under Test
C L = 50 pF
500 ohm
Figure 7. Voltage Waveforms – Pulse Duration [11]
tw(50-50)
Input
2.7V
1.5V
1.5V
0V
t w(20-80)
Input
2.7V
1.5V
0V
Figure 8. Point to Point Load Circuit [8, 9, 10]
From Output
Under Test
CL = 3 pF
500 ohm
Figure 9. Voltage Waveforms Propagation Delay Times [9]
1.5V
Input
tPLH
Output
2.7V
1.5V
0V
tPHL
1.5V
1.5V
VOH
VOL
Notes
8. CL includes probe and jig capacitance.
9. All input pulses are supplied by generators having the following characteristics: PRR < 100 MHz, Z0 = 50W, tR < 2.5 nS, tF < 2.5 nS.
10. The outputs are measured one at a time with one transition per measurement.
11. TPLH and TPHL are the same as tpd.
Document Number: 38-07056 Rev. *J
Page 9 of 15
CY2CC810
Parameter Measurement Information (Continued)
VDD @ 3.3 V
Figure 10. Pulse Skew – tsk(p)
3V
1.5V
INPUT
0V
t PHL
t PLH
VOH
1.5V
OUTPUT
VOL
tsk (P) =
l tPHL - tPLH l
Figure 11. Output Skew – tsk(0)
3V
1 .5 V
IN P U T
0V
tP H L 1
tP LH 1
VOH
1 .5 V
OUTPUT 1
VOL
ts k ( O )
ts k ( O )
VOH
1 .5 V
OUTPUT 2
tP L H
ts k ( P ) =
tP L H
2
VOL
2
l tP LH 2 - tP LH 1 l o r tP H L2 - tP H L1 l
Figure 12. Package Skew – tsk(t)
3V
1.5V
INPUT
0V
tPHL1
tPLH1
VOH
1.5V
PACKAGE 1 OUTPUT
tsk (t)
tsk (t)
VOL
VOH
1.5V
PACKAGE 2 OUTPUT
tPLH 2
tsk (t) =
Document Number: 38-07056 Rev. *J
tPLH 2
VOL
l tPLH2 - tPLH1 l or tPHL2 - tPHL1 l
Page 10 of 15
CY2CC810
Ordering Information
Part Number [12]
Package Type
Product Flow
Pb-free
CY2CC810OXI
20-pin SSOP
Industrial, –40C to 85 C
CY2CC810OXIT
20-pin SSOP–Tape and Reel
Industrial, –40 C to 85 C
CY2CC810OXI-1
20-pin SSOP
Industrial, –40 C to 85 C
CY2CC810OXI-1T
20-pin SSOP–Tape and Reel
Industrial, –40 C to 85 C
Ordering Code Definitions
CY
2CC810
O
X
I
T
T = Tape and Reel, Blank = Tube
Temperature Range:
I = Industrial
X = Pb-free
O = 20 pin SSOP
Base Part Number
Company ID: CY = Cypress
Note
12. Devices with part numbers ending with -1 are identical to devices without the -1 suffix. There are no differences in specification.
Document Number: 38-07056 Rev. *J
Page 11 of 15
CY2CC810
Package Drawing and Dimensions
Figure 13. 20-pin SSOP (210 Mils) O20.21 Package Outline, 51-85077
51-85077 *F
Document Number: 38-07056 Rev. *J
Page 12 of 15
CY2CC810
Acronym
Acronym
Document Conventions
Description
Units of Measure
CMOS
complementary metal oxide semiconductor
DJ
Deterministic Jitter
C
degree Celsius
SSOP
shrunk small outline package
MHZ
megahertz
uA
microampere
mA
milliampere
ms
millisecond
Document Number: 38-07056 Rev. *J
Symbol
Unit of Measure
ns
nanosecond
%
percent
pF
picofarad
ps
picosecond
V
volt
Page 13 of 15
CY2CC810
Document History Page
Document Title: CY2CC810, 1:10 Clock Fanout Buffer
Document Number: 38-07056
Rev.
ECN No.
Submission
Date
Orig. of
Change
**
107081
06/07/01
IKA
Description of Change
Convert from IMI to Cypress
*A
114315
05/09/02
TSM
 IDD Validation
*B
119117
10/07/02
RGL
Updated DC Electrical Characteristics (@ 3.3 V):
Added 5.8 V as the maximum value of VIH parameter.
Updated DC Electrical Characteristics (@ 2.5 V):
Changed maximum value of VIH parameter from 1.8 V to 5.0 V.
*C
122743
12/14/02
RBI
Updated Absolute Maximum Conditions:
Added Note 2 (power-up requirements) and referred the same note in
“Parameter” column.
*D
387761
See ECN
RGL
Updated High-frequency Parametrics:
Updated details in “Test Conditions” column corresponding to DJ parameter.
Updated values of DJ parameter.
Updated AC Switching Characteristics:
Updated values of tSK(0), tSK(p), tSK(t) parameters.
Updated AC Switching Characteristics:
Updated values of tSK(0), tSK(p), tSK(t) parameters.
Updated Ordering Information:
Removed devices with SOIC package.
Added devices Lead-free SSOP package.
*E
499991
See ECN
RGL
Updated Power Supply Characteristics:
Added tPU parameter and its details.
*F
2896073
03/19/10
CXQ
Removed SOIC package related information in all instances across the
document.
Updated Ordering Information:
Removed obsolete parts.
Added CY2CC810OXI-1, CY2CC810OXI-1T parts.
Updated Package Drawing and Dimensions.
*G
3056154
10/08/2010
CXQ
Updated Ordering Information:
Removed CY2CC810OXC and CY2CC810OXCT parts.
*H
3396159
10/10/2011
PURU
Updated Functional Description:
Removed “AVCMOS-type outputs dynamically adjust for variable impedance
matching and reduce noise overall”.
Added Ordering Code Definitions under Ordering Information.
Updated Package Drawing and Dimensions.
Added Acronym, and Units of Measure.
*I
4559526
11/07/2014
PURU
Updated Functional Description:
Added “For a complete list of related documentation, click here.” at the end.
*J
5272946
05/16/2016
PSR
Document Number: 38-07056 Rev. *J
Added Thermal Resistance.
Updated Package Drawing and Dimensions:
spec 51-85077 – Changed revision from *E to *F.
Updated to new template.
Page 14 of 15
CY2CC810
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support
Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office
closest to you, visit us at Cypress Locations.
PSoC®Solutions
Products
ARM® Cortex® Microcontrollers
Automotive
cypress.com/arm
cypress.com/automotive
Clocks & Buffers
cypress.com/clocks
Interface
Lighting & Power Control
cypress.com/interface
cypress.com/powerpsoc
Memory
PSoC
Touch Sensing
USB Controllers
Wireless/RF
cypress.com/memory
PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP
Cypress Developer Community
Forums | Projects | Video | Blogs | Training | Components
Technical Support
cypress.com/support
cypress.com/psoc
cypress.com/touch
cypress.com/usb
cypress.com/wireless
© Cypress Semiconductor Corporation, 2006-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document,
including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries
worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other
intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress
hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to
modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users
(either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as
provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation
of the Software is prohibited.
TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE
OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent
permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any
product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is
the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products
are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or
systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the
device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably
expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim,
damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other
liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.
Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United
States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.
Document Number: 38-07056 Rev. *J
Revised May 5, 2016
Page 15 of 15