MDTIC MDT2010JG

MDT2010(JG)
Power-on Reset (POR), only available
1. General Description
This EPROM-Based 8-bit micro-controller
uses a fully static CMOS design
technology combines higher speeds and
smaller size with the low power and high
noise immunity of CMOS.
On chip memory system includes 1.0 K(for
MDT2010) bytes of ROM, and 32 bytes of
static RAM.
while PED is Disable
Power edge-detector Reset (PED)
Sleep Mode for power saving
8-bit real time clock/counter(RTCC)
with 8-bit programmable prescaler
4 types of oscillator can be selected
by programming option:
RC-Low cost RC oscillator
LFXT-Low frequency crystal
oscillator
XTAL-Standard crystal oscillator
HFXT-High frequency crystal
2. Features
The followings are some of the features
on the hardware and software :
Fully CMOS static design
8-bit data bus
On chip ROM size : 1K words for
MDT2010
Internal RAM size : 32 bytes
(25 general purpose registers, 7 special
registers)
36 single word instructions
14-bit instructions
2-level stacks
Operating voltage : 2.3V ~ 6.0 V
Operating frequency : 0 ~ 20 MHz
The most fast execution time is 200
ns under 20 MHz in all single cycle
instructions
except
the
branch
instruction
Addressing modes include direct,
indirect and relative addressing modes
oscillator
4 oscillator start-up time can be
selected by programming option:
150 µs, 20 ms, 40 ms, 80 ms
On-chip RC oscillator based
Watchdog Timer(WDT) can be operated
freely
12 I/O pins with their own independent
direction control
3. Applications
The application areas of this MDT2010
range from appliance motor control and
high speed automotive to low power
remote transmitters/receivers, pointing
devices,
and
telecommunications
processors, such as Remote controller,
small
instruments,
chargers,
toy,
automobile and PC peripheral … etc.
This specification are subject to be changed without notice. Any latest information
http;//www.mdtic.com.tw
P. 1
please preview
2006/4
VER1.1
MDT2010(JG)
4. Pin Assignment
DIP / SOP
PA2
PA3
RTCC
/MCLR
Vss
PB0
PB1
PB2
PB3
1
2
3
4
5
6
7
8
9
18
17
16
15
14
13
12
11
10
PA1
PA0
OSC1
OSC2
Vdd
PB7
PB6
PB5
PB4
PA2
PA3
RTCC
/MCLR
VSS
VSS
PB0
PB1
PB2
PB3
1
2
3
4
5
6
7
8
9
10
SSOP
20
19
18
17
16
15
14
13
12
11
PA1
PA0
OSC1
OSC2
VDD
VDD
PB7
PB6
PB5
PB4
5. Pin Function Description
Pin Name
I/O
Function Description
PA0~PA3
I/O
Port A, TTL input level
PB0~PB7
I/O
Port B, TTL input level
RTCC
I
Real Time Clock/Counter, Schmitt Trigger input levels
/MCLR
I
Master Clear, Schmitt Trigger input levels
OSC1
I
Oscillator Input
OSC2
O
Oscillator Output
Vdd
Power supply
Vss
Ground
This specification are subject to be changed without notice. Any latest information
http;//www.mdtic.com.tw
P. 2
please preview
2006/4
VER1.1
MDT2010(JG)
6. Memory Map
(A) Register Map
Address
Description
00
Indirect Addressing Register
01
RTCC
02
PC
03
STATUS
04
MSR
05
Port A
06
Port B
07~1F
Internal RAM, General Purpose Register
(1) IAR ( Indirect Address Register) : R0
(2) RTCC (Real Time Counter/Counter Register) : R1
(3) PC (Program Counter) : R2
Write PC, CALL --- always 0
LJUMP, JUMP, LCALL --- from instruction word
RTWI, RET --- from STACK
A9
A8
A7~A0
Write PC, JUMP, CALL --- always 0 (ROM 1.0K)
LJUMP, LCALL --- from instruction word
RTWI, RET --- from STACK
Write PC --- from ALU
LJUMP, JUMP, LCALL, CALL --- from instruction word
RTWI, RET --- from STACK
This specification are subject to be changed without notice. Any latest information
P. 2
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
(4) STATUS (Status register) : R3
Bit
Symbol
Function
0
C
Carry bit
1
HC
Half Carry bit
2
Z
Zero bit
3
PF
Power loss Flag bit
4
TF
Time overflow Flag bit
5
page 0
Page select bit :
0 : 000H --- 1FFH
1 : 200H --- 3FFH
6—7
——
General purpose bit
(5) MSR (Memory Select Register) : R4
(6) PORT A : R5
PA3~PA0, I/O Register
(7) PORT B : R6
PB7~PB0, I/O Register
(8) TMR (Time Mode Register)
Bit
Symbol
Function
Prescaler Value
2—0
PS2—0
3
PSC
4
TCE
5
TCS
RTCC rate
WDT rate
0 0 0
1:2
1:1
0 0 1
1:4
1:2
0 1 0
1:8
1:4
0 1 1
1 : 16
1:8
1 0 0
1 : 32
1 : 16
1 0 1
1 : 64
1 : 32
1 1 0
1 : 128
1 : 64
1 1 1
1 : 256
1 : 128
Prescaler assignment bit :
0 — RTCC
1 — Watchdog Timer
RTCC signal Edge :
0 — Increment on low-to-high transition on RTCC pin
1 — Increment on high-to-low transition on RTCC pin
RTCC signal set :
0 — Internal instruction cycle clock
1 — Transition on RTCC pin
This specification are subject to be changed without notice. Any latest information
P. 3
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
(9) CPIO A, CPIO B (Control Port I/O Mode Register)
The CPIO register is “write-only”
=“0”, I/O pin in output mode;
=“1”, I/O pin in input mode.
(10) EPROM Option by writer programming :
Oscillator Type
RC
Oscillator
Oscillator Start-up Time
150 µs,20ms,40ms,80ms
HFXT Oscillator
20 ms,40ms,80ms
XTAL Oscillator
20ms,40 ms,80ms
LFXT Oscillator
40 ms,80 ms
Watchdog Timer control
Watchdog timer disable all the time
Watchdog timer enable all the time
Power Edge Detect
Security bit
PED Disable
Security weak Disable
PED Enable
Security Disable
Security Enable
The default EPROM security is weak disable. Once the IC was set in enable or disable, it’s
forbidden to set in disable or enable again.
(B) Program Memory
Address
000-3FF
3FF
Description
Program memory for MDT2010
The starting address of the power on, external
reset or WDT for MDT2010
This specification are subject to be changed without notice. Any latest information
P. 4
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
7. Reset Condition for all Registers
Register
Address
Power-On Reset
/MCLR or WDT Reset
CPIO A
--
1111 1111
1111 1111
CPIO B
--
1111 1111
1111 1111
TMR
--
--11 1111
--11 1111
IAR
00h
-
-
RTCC
01h
xxxx xxxx
uuuu uuuu
PC
02h
1111 1111
1111 1111
STATUS
03h
0001 1xxx
000# #uuu
MSR
04h
111x xxxx
111u uuuu
PORT A
05h
- - - - xxxx
- - - - uuuu
PORT B
06h
xxxx xxxx
uuuu uuuu
Note : u=unchanged, x=unknown, - =unimplemented, read as “0”
#=value depends on the condition of the following table
Condition
Status: bit 4
Status: bit 3
/MCLR reset (not during SLEEP)
u
u
/MCLR reset during SLEEP
1
0
WDT reset (not during SLEEP)
0
1
WDT reset during SLEEP
0
0
8. Instruction Set
Instruction Code
Mnemonic
Operands
Function
Operating
Status
010000 00000000
NOP
No operation
None
010000 00000001
CLRWT
Clear Watchdog timer
0→WT
010000 00000010
SLEEP
Sleep mode
0→WT, stop OSC TF, PF
010000 00000011
TMODE
Load W to TMODE register
W→TMODE
None
010000 00000100
RET
Return
Stack→PC
None
010000 00000rrr
CPIO
Control I/O port register
W→CPIO
010001 1rrrrrrr
STWR R
Store W to register
W→R
011000 trrrrrrr
LDR R, t
Load register
R→t
Z
111010 iiiiiiii
LDWI
Load immediate to W
I→W
None
R
I
This specification are subject to be changed without notice. Any latest information
P. 5
TF, PF
r
None
None
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
Mnemonic
Operands
Function
010111 trrrrrrr
SWAPR R, t
Swap halves register
[R(0~3) ↔
R(4~7)]→t
011001 trrrrrrr
INCR R, t
Increment register
R + 1→t
Z
011010 trrrrrrr
INCRSZ R, t
Increment register, skip if zero
R + 1→t
None
011011 trrrrrrr
ADDWR R, t
Add W and register
W + R→t
C, HC, Z
011100 trrrrrrr
SUBWR R, t
Subtract W from register
R ﹣W→t
(R+/W+1→t)
C, HC, Z
011101 trrrrrrr
DECR R, t
Decrement register
R ﹣1→t
011110 trrrrrrr
DECRSZ R, t Decrement register, skip if zero R ﹣1→t
010010 trrrrrrr
ANDWR R, t
AND W and register
R ∩ W→t
Z
110100 iiiiiiii
ANDWI
AND W and immediate
i ∩ W→W
Z
010011 trrrrrrr
IORWR R, t
Inclu. OR W and register
R ∪ W→t
Z
110101 iiiiiiii
IORWI
Inclu. OR W and immediate
i ∪ W→W
Z
010100 trrrrrrr
XORWR R, t
Exclu. OR W and register
R ⊕ W→t
Z
110110 iiiiiiii
XORWI
Exclu. OR W and immediate
i ⊕ W→W
Z
011111 trrrrrrr
COMR R, t
Complement register
/R→t
Z
010110 trrrrrrr
RRR
R, t
Rotate right register
R(n) →R(n-1), C
→R(7), R(0)→C
C
010101 trrrrrrr
RLR
R, t
Rotate left register
R(n)→r(n+1),C→
R(0), R(7)→C
C
010000 1xxxxxxx
CLRW
Clear working register
0→W
Z
010001 0rrrrrrr
CLRR
Clear register
0→R
Z
0000bb brrrrrrr
BCR
R, b
Bit clear
0→R(b)
None
0010bb brrrrrrr
BSR
R, b
Bit set
1→R(b)
None
0001bb brrrrrrr
BTSC R, b
Bit Test, skip if clear
Skip if R(b)=0
None
0011bb brrrrrrr
BTSS R, b
Bit Test, skip if set
Skip if R(b)=1
None
1000nn nnnnnnnn
LCALL n
Long CALL subroutine
n→PC,
PC+1→Stack
None
1010nn nnnnnnnn
LJUMP n
Long JUMP to address
n→PC
None
110000 nnnnnnnn
CALL
n
Call subroutine
n→PC,
PC+1→Stack
None
110001 iiiiiiii
RTWI
i
Return, place immediate to W
Stack→PC, i→W
None
11001n nnnnnnnn
JUMP
n
JUMP to address
n→PC
None
Instruction Code
i
i
i
R
Operating
Status
None
Z
None
Note :
W
WT
TMODE
CPIO
:
:
:
:
Working register
Watchdog timer
TMODE mode register
Control I/O port register
b
t
:
:
0
1
Bit position
Target
: Working register
: General register
This specification are subject to be changed without notice. Any latest information
P. 6
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
TF
PF
PC
OSC
Inclu.
Exclu.
AND
:
:
:
:
:
:
:
Timer overflow flag
Power loss flag
Program Counter
Oscillator
Inclusive ‘∪’
Exclusive ‘♁’
Logic AND ‘∩’
R
C
HC
Z
/
x
i
n
:
:
:
:
:
:
:
:
General register address
Carry flag
Half carry
Zero flag
Complement
Don’t care
Immediate data ( 8 bits )
Immediate address
9. Electrical Characteristics
(A) Operating Voltage & Frequency
Vdd ﹕2.3V ~ 6.0 V
Frequency﹕0 Hz ~ 20 MHz
(B) Input Voltage
@ Vdd=5.0 V, Temperature=25 ℃
Vil
Port
Min.
Max.
PA, PB
Vss
1.0 V
RTCC, /MCLR
Vss
1.0V
PA, PB
2.0 V
Vdd
Vih
RTCC, /MCLR
3.2 V
*Threshold Voltage :
Port A, Port B Vth=1.5V
RTCC, /MCLR Vil=1.2 V, Vih=2.9 V
Vdd
(Schmitt Trigger)
(C) Output Voltage﹕
@ Vdd=5.0 V, Temperature=25 ℃, the typical value as followings :
PA, PB Port
Ioh=-20.0 mA
Voh=3.7 V
Iol=20.0 mA
Vol=0.5 V
Ioh=-5.0 mA
Voh=4.7 V
Iol=5.0 mA
Vol=0.2 V
This specification are subject to be changed without notice. Any latest information
P. 7
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
(D) Leakage Current
@ Vdd=5.0 V, Temperature=25 ℃, the typical value as followings :
Iil
- 0.1µA (Max.)
Iih
+ 0.1µA (Max.)
(E) Sleep Current
@WDT-Disable, Temperature=25 ℃, the typical value as followings :
Vdd=2.3 V
Idd<0.1 µA
Vdd=3.0 V
Idd<0.1 µA
Vdd=4.0 V
Idd<0.1.µA
Vdd=5.0 V
Idd<0.1 µA
Vdd=6.0V
Idd<0.1 µA
@WDT-Enable, Temperature=25 ℃, the typical value as followings :
Vdd=2.3 V
Idd<1.0 µA
Vdd=3.0 V
Idd=3.0 µA
Vdd=4.0 V
Idd=8.0 µA
Vdd=5.0 V
Idd=15.0 µA
Vdd=6.0 V
Idd=25.0 µA
(F) Operating Current
Temperature=25 ℃, the typical value as followings :
(i) OSC Type=RC (OSC1&OSC2 Internal Cap about 10P);
WDT-Enable;
The IC may not oscillate properly if the resistance of Rext less than 4.7K.
The minimum resistance of Rext must be more than 4.7K.
@ Vdd=5.0 V
Cext. (F)
0P
Rext. (Ohm)
Frequency (Hz)
Current (A)
4.7 K
11 M
1.1 mA
10.0 K
5.2 M
650 µA
47.0 K
1.37 M
250 µA
100.0 K
650 K
175 µA
300.0 K
220 K
135 µA
470.0 K
140 K
130 µA
This specification are subject to be changed without notice. Any latest information
P. 8
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
Cext. (F)
3P
20P
100P
300P
Rext. (Ohm)
Frequency (Hz)
Current (A)
4.7 K
9.4 M
1.1 mA
10.0 K
4.45 M
550 µA
47.0 K
1.1 M
230 µA
100.0 K
540 K
165 µA
300.0 K
180 K
135 µA
470.0 K
115 K
125 µA
4.7 K
5.5 M
660 µA
10.0 K
2.5 M
365 µA
47.0 K
615 K
185 µA
100.0 K
300 K
155 µA
300.0 K
100 K
135 µA
470.0 K
63.5 K
125 µA
4.7 K
2.0 M
315 µA
10.0 K
910 K
200 µA
47.0 K
222 K
135 µA
100.0 K
105 K
125 µA
300.0 K
36 K
120 µA
470.0 K
22 K
115 µA
4.7 K
870 K
195 µA
10.0 K
380 K
150 µA
47.0 K
93 K
120 µA
100.0 K
44 K
115 µA
300.0 K
15 K
110 µA
470.0 K
9.4 K
108 µA
(ii) OSC Type=LF (OSC1&OSC2 Internal cap. ); WDT-Disable ;PED=Enable
Voltage/Frequency
32 K
455 K
(Ext C=50P) (Ext C=50P)
21 µA
1M
Sleep
@2.5V 35 µA
<0.1 µA
2.3 V
10 µA
3.0 V
18 µA
40 µA
50 µA
<0.1 µA
4.0 V
35 µA
70 µA
85 µA
<0.1 µA
5.0 V
60 µA
110 µA
130 µA
<0.1 µA
6.0 V
120 µA
180 µA
250 µA
<0.1 µA
This specification are subject to be changed without notice. Any latest information
P. 9
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
(iii) OSC Type=XT (OSC1&OSC2 Internal cap. about 10P);
Voltage/Frequency
WDT-Enable
1M
4M
10 M
2.1 V
35 µA
105 µA
240 µA
<1.0 µA
3.0 V
80 µA
185 µA
380 µA
3 µA
4.0 V
155 µA
305 µA
600 µA
8 µA
5.0 V
260 µA
450 µA
880 µA
15 µA
6.0 V
410 µA
700 µA
1.2 mA
25 µA
(iv) OSC Type=HF (OSC1&OSC2 Internal cap. about 10P);
Voltage/Frequency
Sleep
WDT-Enable
4M
10 M
20 M
Sleep
2.1 V
110 µA
240 µA @2.5V 550µA <1.0 µA
3.0 V
210 µA
410 µA
730 µA
3 µA
4.0 V
350 µA
640 µA
1.1 mA
8 µA
5.0 V
530 µA
950 µA
1.6 mA
15 µA
6.0 V
850 µA
1.3 mA
2.3 mA
25 µA
(G) Power Edge-detector Reset Voltage (Not in Sleep Mode), @ Vdd=5.0 V(PED:Enable)
Vpr≦1.6~1.8 V
Vpr ﹕Vdd (Power Supply)
PS.IF PED_Enable then Internal Power_on_reset will be off
This specification are subject to be changed without notice. Any latest information
P. 10
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
(H) The basic WDT time-out cycle time
@ Vdd=5.0v ,Temperature=25 ℃, the typical value as followings :
Voltage (V)
Basic WDT time-out cycle time (ms)
2.3
24.0
3.0
22.0
4.0
20.5
5.0
18.5
6.0
18.0
(I) MCLRB Filter:@ Vdd=5.0v
Wm >1.2us
Wm : Filter pulse width (low) in /MCLR pin.
10. Port A and Port B Equivalent Circuit
Working Register
QB
D
Data I/P
I/O
Control
Latch
I/O Control
CK
Q
Port I/O Pin
D
Data O/P
Latch
Write
CK
Q
Data Bus
D
QB
Read
Data I/P
Latch
Input Resistor
TTL Input Level
CK
This specification are subject to be changed without notice. Any latest information
P. 11
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
11. MCLRB and RTCC Input Equivalent Circuit
R≒1K
MCLRB
Schmitt Trigger
R≒1K
RTCC
Schmitt Trigger
This specification are subject to be changed without notice. Any latest information
P. 12
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
12. Block Diagram
Stack Two Levels
RAM
25×8
EPROM
1024×14 (MDT2010)
Port
PA0~PA3
4 bits
Port A
9 or10 bits
9 or 10 bits
Program Counters
14 bits
Instruction
Register
Special Register
D0~D7
OSC1
OSC2
MCLR
Oscillator Circuit
Port B
Instruction
Decoder
Port
PB0~PB7
8 bits
Control Circuit
Data 8-bit
Power on Reset
Power Down Reset
Working Register
Status Register
ALU
8-bit Timer/Counter
WDT/OST
Timer
Prescale
RTCC
This specification are subject to be changed without notice. Any latest information
P. 13
please preview http;//www.mdtic.com.tw
2006/4
VER1.1
MDT2010(JG)
13. External Capacitor Selection For Crystal Oscillator
@ Vdd=3.0V~5.0 V
Osc. Type Resonator Freq.
HF
XT
LF
C1
C2
20 MHz
0 pF ~10 pF
0 pF ~20 pF
10 MHz
0 pF ~50 pF
0 pF ~100 pF
4 MHz
0 pF ~30 pF
0 pF ~100 pF
10 MHz
0 pF ~30 pF
0 pF ~50 pF
4 MHz
0 pF ~50 pF
0 pF ~100 pF
1 MHz
0 pF ~30 pF
0 pF ~50 pF
1 MHz
5 pF ~10 pF
5 pF ~10 pF
455 K
10 pF ~50 pF
10 pF ~50 pF
32 K
10 pF ~30 pF
20 pF ~50 pF
MDT2010
OSC1
OSC2
C1
C2
To increase the stability of oscillator and the ability of anti-noise, the above values of the external capacitor range can
be recommended for reference, but the higher capacitance also increases the start-up time.
This specification are subject to be changed without notice. Any latest information
P. 14
please preview http;//www.mdtic.com.tw
2006/4
VER1.1