LSI LS7082N1

UL
®
LSI/CSI
A3800
LS7082N1
LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747
(631) 271-0400 FAX (631) 271-0405
QUADRATURE CLOCK CONVERTER
FEATURES:
• x1, x2 and x4 mode selection
• Up to 16MHz output clock frequency
• INDEX input and output
• UP/DOWN indicator output
• Programmable output clock pulse width
• On-chip filtering of inputs for optical or
magnetic encoder applications.
• TTL and CMOS compatible I/Os
• +3V to +12V operation (VDD - VSS)
• LS7082N1 (DIP); LS7082N1-S (SOIC ) - See Figure 1
PIN ASSIGNMENT - TOP VIEW
RBIAS (Pin 3)
Input for external component connection. A resistor connected between this input and V SS adjusts the output clock
pulse width (Tow). For proper operation, the output clock
pulse width must be less than or equal to the A, B pulse
separation (TOW ≤ TPS).
VSS (Pin 4)
Supply Voltage negative terminal.
A (Pin 5)
Quadrature Clock Input A. This input has a filter circuit to
validate input logic level and eliminate encoder dither.
x2 (Pin 8)
A low level applied to this input selects x2 mode of operation. See Table 1 for Mode Selection Truth Table and
Figure 2 for Input/Output timing relationship.
B (Pin 9)
Quadrature Clock Input B. This input has a filter circuit
identical to input A.
7082N1-043009-1
INDX
2
13
UPCK
RBIAS
3
12
DNCK
V SS (-V )
4
11
UP/DN
A
5
10
x4/x1
NC
6
9
B
NC
7
8
x2
1
INDX
LS7082N1
INDX (Pin 2)
Encoder Index pulses are applied to this input.
14
V DD (+V )
LSI
DESCRIPTION:
The LS7082N1 is a CMOS quadrature clock converter. Quadrature clocks derived from optical or magnetic encoders, when
applied to the A and B Inputs of the LS7082N1, are converted
to strings of Up Clocks and Down Clocks. Pulses derived from
the Index Track of an encoder, when applied to the INDX input,
produce absolute position reference pulses which are synchronized to the Up Clocks and Down Clocks. These outputs
can be interfaced directly with standard Up/Down counters for
direction and position sensing of the encoder.
INPUT/OUTPUT DESCRIPTION:
VDD (Pin 1)
Supply Voltage positive terminal.
April 2009
FIGURE 1
TABLE 1. MODE SELECTION TRUTH TABLE
x2 Input
0
1
1
x4/x1 Input
0 or 1
0
1
MODE
x2
x1
x4
x4/x1 (Pin 10)
This input selects between x1 and x4 modes of operation.
See Table 1 for Mode Selection Truth Table and Figure 2 for
Input/Output timing relationship.
UP/DN (Pin 11)
The count direction at any instant is indicated at this output.
An UP count direction is indicated by a high, and a DOWN
count direction is indicated by a low (See Figure 2).
DNCK (Pin 12)
This DOWN Clock output consists of low-going pulses generated when A input lags the B input (See Figure 2).
UPCK (Pin 13)
This UP Clock output consists of low-going pulses generated when A input leads the B input (See Figure 2).
INDX (Pin 14)
This output consists of low-going pulses generated by a
positive clock transition at the A input when INDX input
is high and B input is low and a negative clock transition
at the B input when INDX input is high and A input is high.
(See Figure 2).
NOTE: All unused input pins must be tied to V DD or V SS.
ABSOLUTE MAXIMUM RATINGS:
PARAMETER
SYMBOL
DC Supply Voltage
VDD - VSS
Voltage at any input
VIN
Operating temperature
TA
Storage temperature
TSTG
VALUE
16.0
VSS - 0.3 to VDD + 0.3
0 to +85
-55 to +150
UNITS
V
V
°C
°C
DC ELECTRICAL CHARACTERISTICS:
(All voltages referenced to VSS, TA = 0°C to 85°C.)
PARAMETER
Supply voltage
Supply current
SYMBOL
VDD
IDD
MIN
3.0
-
x4/x1
x2, INDX Logic Low
A, B Logic Low
VIL
VIL
VIL
x4/x1
x2, INDX Logic High
A, B Logic High
VIH
VIH
VIH
-
ALL OUTPUTS:
Sink Current
VOL = 0.4V
IOL
1.3
1.9
2.9
-
mA
mA
mA
VDD = 3V
VDD = 5V
VDD = 12V
IOH
0.83
1.1
1.6
-
mA
mA
mA
VDD = 3V
VDD = 5V
VDD = 12V
Source Current
VOH = VDD - 0.5V
TRANSIENT CHARACTERISTICS:
(TA = 0°C to 70°C)
PARAMETER
A, B inputs:
Validation Delay
MAX
12.0
20
UNITS
V
µA
0.5
0.3VDD
0.7
1.0
2.8
-
VDD - 0.5
0.7VDD
2.0
3.0
6.6
V
V
V
V
V
V
V
V
V
V
SYMBOL
MIN
TvD
A, B inputs:
Pulse Width
-
250
170
71
ns
ns
ns
VDD = 3V
VDD = 5V
VDD = 12V
TPW
TVD + TOW
Infinite
ns
-
A to B or B to A
Phase Delay
TPS
TOW
Infinite
ns
-
A, B frequency
fA, B
-
1
2TPW
Hz
-
Input to Output Delay
TDS
-
280
220
120
ns
ns
ns
VDD = 3V
VDD = 5V
VDD = 12V
Includes input
validation delay
Output Clock Pulse Width
TOW
50
-
ns
See Fig. 4 & 5
7082N1-043009-2
MAX
CONDITION
VDD = 12V, All
input frequencies = 0Hz
RBIAS = 2MΩ
VDD = 3V
VDD = 5V
VDD = 12V
VDD = 3V
VDD = 5V
VDD = 12V
UNITS
CONDITION
TPW
A
B
TPS
INDX
TDS
UPCK (x1 )
Tow
DNCK (x1 )
UPCK (x2 )
DNCK (x2 )
UPCK (x4 )
DNCK (x4 )
INDX
TDS
UP/DN
FIGURE 2. LS7082N1 INPUT/OUTPUT TIMING DIAGRAM
RBIAS
3
CURRENT
MIRROR
14 INDX
A
5
B 9
INDX
FILTER
FILTER
11 UP/DN
DUAL
ONE-SHOT
DUAL
ONE-SHOT
CLOCK
AND
DIRECTION
DECODE
x2 CLOCK
2
x4/x1 10
x2
8
VDD
1
+V
V SS
4
-V
FIGURE 3. LS7082N1 BLOCK DIAGRAM
7082N1-043009-3
MUX
13
12
NOTE : Vertical axis is output clock pulse width, Tow, ns
V DD = 3V
V DD = 3V
NOTE: Vertical axis is output clock pulse width, Tow, µs
V DD = 5V
1500
1250
30
V DD = 9V
V DD = 12V
1000
V DD = 5V
25
20
V DD = 9V
750
15
500
10
250
5
100
200
300
400
Figure 4. Tow vs R
BIAS ,
V DD = 12V
4
2
500
6
Figure 5. Tow vs R
k
10
8
BIAS ,
M
+V
10
8
x2
A CLOCK
ENCODER
B CLOCK
INDEX
5
9
2
x4/x1
A
B
1
+V
V DD
UPCK
LS7082N1
DNCK
INDX
INDX
13
5
12
4
14
14
16
V DD
UPCK
DNCK
40193
RESET
V SS
RBIAS
3
8
V SS
4
RB
FIGURE 6. A TYPICAL APPLICATION in x4 MODE
NOTE: When driving a counter that requires CLK and Direction input, the UPCK
and DNCK must be externally “Ored” together to generate one clock, CLK. CLK
can be applied directly to the Clock input of counters that advance on the positive
edge of the clock. If the counter advances on the negative edge of the clock, an
inverter must be added between CLK and the Clock input of the counter.
7082N1-043009-4
The information included herein is believed to be
accurate and reliable. However, LSI Computer Systems,
Inc. assumes no responsibilities for inaccuracies, nor for
any infringements of patent rights of others which may
result from its use.
12