To all our customers Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp. The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself. Note : Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices. Renesas Technology Corp. Customer Support Dept. April 1, 2003 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio chang cific spe bject to l a a fin are su not s limit is is : Th metric e ic Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER DESCRIPTION ●Serial I/O (UART or clock synchronous) ..................................... 3 ●10-bit A-D converter ............................................ 8-channel inputs ●12-bit watchdog timer ●Programmable input/output (ports P0, P1, P2, P3, P4, P5, P6, P7, P8) ............................... 68 ●Clock generating circuit ........................................ 2 circuits built-in The M37733M4BXXXFP is a single-chip microcomputer using the 7700 Family core. This single-chip microcomputer has a CPU and a bus interface unit. The CPU is a 16-bit parallel processor that can be an 8-bit parallel processor, and the bus interface unit enhances the memory access efficiency to execute instructions fast. This microcomputer also includes a 32 kHz oscillation circuit, in addition to the ROM, RAM, multiple-function timers, serial I/O, A-D converter, and so on. APPLICATION Control devices for general commercial equipment such as office automation, office equipment, and so on. Control devices for general industrial equipment such as communication equipment, and so on. FEATURES ●Number of basic instructions .................................................. 103 ●Memory size ROM ................................................. 32 Kbytes RAM ................................................ 2048 bytes ●Instruction execution time The fastest instruction at 25 MHz frequency ...................... 160 ns ●Single power supply ...................................................... 5 V ± 10% ●Low power dissipation (at 25 MHz frequency) ............................................47.5 mW (Typ.) ●Interrupts ............................................................ 19 types, 7 levels ●Multiple-function 16-bit timer ................................................. 5 + 3 41 42 43 44 45 47 46 48 49 50 51 53 52 54 55 57 56 59 58 60 62 61 64 32 P24/A20/D4 P25/A21/D5 P26/A22/D6 P27/A23/D7 P30/R/W P31/BHE P32/ALE P33/HLDA Vss 74 31 E 75 30 76 29 XOUT XIN 77 28 RESET 78 27 79 26 80 25 CNVSS BYTE P40/HOLD 65 40 66 39 67 38 68 37 69 36 70 35 34 71 72 33 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 7 6 5 4 3 1 2 73 8 M37733M4BXXXFP P70/AN0 P67/TB2IN/φSUB P66/TB1IN P65/TB0IN P64/INT2 P63/INT1 P62/INT0 P61/TA4IN P60/TA4OUT P57/TA3IN/KI3 P56/TA3OUT/KI2 P55/TA2IN/KI1 P54/TA2OUT/KI0 P53/TA1IN P52/TA1OUT P51/TA0IN P50/TA0OUT P47 P46 P45 P44 P43 P42/φ1 P41/RDY P83/TXD0 P82/RXD0/CLKS0 P81/CLK0 P80/CTS0/RTS0/CLKS1 VCC AVCC VREF AVSS VSS P77/AN7/XcIN P76/AN6/XcOUT P75/AN5/ADTRG/TxD2 P74/AN4/RxD2 P73/AN3/CLK2 P72/AN2/CTS2 P71/AN1 63 P84/CTS1/RTS1 P85/CLK1 P86/RXD1 P87/TXD1 P00/A0 P01/A1 P02/A2 P03/A3 P04/A4 P05/A5 P06/A6 P07/A7 P10/A8/D8 P11/A9/D9 P12/A10/D10 P13/A11/D11 P14/A12/D12 P15/A13/D13 P16/A14/D14 P17/A15/D15 P20/A16/D0 P21/A17/D1 P22/A18/D2 P23/A19/D3 PIN CONFIGURATION (TOP VIEW) Outline 80P6N-A 1 NA M37733M4BXXXFP . . tion nge ifica to cha t pec al s subjec in f are ot a is n limits This ric ice: aramet t o N ep Som SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Data Bus(Even) External data bus width Reference voltage input selection input VREF BYTE Data Bus(Odd) Instruction Queue Buffer Q0(8) Instruction Queue Buffer Q2(8) Address Bus Input/Output port P1 Instruction Queue Buffer Q1(8) AVCC Instruction Register(8) Data Buffer DBL(8) Input/Output port P0 Data Buffer DBH(8) P1(8) PR P0(8) MI I L E MITSUBISHI MICROCOMPUTERS RY Incrementer(24) Incrementer/Decrementer(24) (0V) VSS Program Counter PC(16) Program Bank Register PG(8) Input/Output port P2 Input/Output port P3 P2(8) A-D Converter(10) CNVss Data Address Register DA(24) P3(4) (0V) AVSS Program Address Register PA(24) 2 Input/Output port P4 Input/Output port P5 Input/Output port P6 Input/Output port P7 P4(8) P5(8) P6(8) P7(8) UART0(9) Timer TB0(16) Timer TA0(16) UART2(9) UART1(9) Timer TB2(16) Timer TB1(16) Timer TA1(16) XCOUT XCIN E 2048 bytes RAM Accumulator A(16) Input/Output port P8 32 Kbytes P8(8) XCOUT XCIN Arithmetic Logic Unit(16) ROM Clock Generating Circuit Enable output Index Register X(16) Accumulator B(16) Clock input Clock output XIN XOUT M37733M4BXXXFP BLOCK DIAGRAM Index Register Y(16) Timer TA4(16) Stack Pointer S(16) Watchdog Timer Direct Page Register DPR(16) RESET Reset input Processor Status Register PS(11) Timer TA3(16) Input Butter Register IB(16) Timer TA2(16) VCC Data Bank Register DT(8) MI ELI NA RY . . tion nge ifica to cha t pec al s subjec in f ot a its are is n m This etric li m ice: Not e para m So PR MITSUBISHI MICROCOMPUTERS M37733M4BXXXFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER FUNCTIONS OF M37733M4BXXXFP Parameter Number of basic instructions Instruction execution time Memory size Input/Output ports Multi-function timers ROM RAM P0 – P2, P4 – P8 P3 TA0, TA1, TA2, TA3, TA4 TB0, TB1, TB2 Serial I/O A-D converter Watchdog timer Interrupts Clock generating circuit Supply voltage Power dissipation Input/Output characteristic Memory expansion Operating temperature range Device structure Package Input/Output voltage Output current Functions 103 160 ns (the fastest instruction at external clock 25 MHz frequency) 32 Kbytes 2048 bytes 8-bit ✕ 8 4-bit ✕ 1 16-bit ✕ 5 16-bit ✕ 3 (UART or clock synchronous serial I/O) ✕ 3 10-bit ✕ 1 (8 channels) 12-bit ✕ 1 3 external types, 16 internal types Each interrupt can be set to the priority level (0 – 7.) 2 circuits built-in (externally connected to a ceramic resonator or a quartz-crystal oscillator) 5 V ± 10% 47.5 mW (at external clock 25 MHz frequency) 5V 5 mA Maximum 16 Mbytes –20 to 85 °C CMOS high-performance silicon gate process 80-pin plastic molded QFP (80P6N-A) 3 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER PIN DESCRIPTION Pin Vcc, Vss CNVss Name Input/Output Power source Apply 5 V ± 10% to Vcc and 0 V to Vss. CNVss input Input RESET Reset input Input XIN Clock input Input XOUT Clock output Enable output Output Output External data bus width selection input Analog power source input Reference voltage input I/O port P0 Input _____ _ E BYTE AVcc, AVss VREF P00 – P07 Input I/O P10 – P17 I/O port P1 I/O P20 – P27 I/O port P2 I/O P30 – P33 I/O port P3 I/O P40 – P47 I/O port P4 I/O P50 – P57 I/O port P5 I/O P60 – P67 I/O port P6 I/O P70 – P77 I/O port P7 I/O P80 – P87 I/O port P8 I/O 4 Functions This pin controls the processor mode. Connect to Vss for the single-chip mode and the memory expansion mode, and to Vcc for the microprocessor mode. When “L” level is applied to this pin, the microcomputer enters the reset state. These are pins of main-clock generating circuit. Connect a ceramic resonator or a quartzcrystal oscillator between XIN and XOUT. When an external clock is used, the clock source should be connected to the XIN pin, and the XOUT pin should be left open. This pin functions as the enable signal output pin which indicates the access status in the internal _ bus. When output level of E signal is “L”, data/instruction read or data write is performed. In the memory expansion mode or the microprocessor mode, this pin determines whether the external data bus has an 8-bit width or a 16-bit width. The data bus has a 16-bit width when “L” signal is input and an 8-bit width when “H” signal is input. Power source input pin for the A-D converter. Externally connect AVcc to Vcc and AVss to Vss. This is reference voltage input pin for the A-D converter. In the single-chip mode, port P0 becomes an 8-bit I/O port. An I/O direction register is available so that each pin can be programmed for input or output. These ports are in the input mode when reset. In the memory expansion mode or the microprocessor mode, these pins output address (A0 – A7). In the single-chip mode, these pins have the same functions as port P0. When the BYTE pin is set to “L” in the memory expansion mode or the microprocessor mode and external data bus has a 16-bit width, high-order data (D8 – D15) is input/output or an address (A8 – A15) is output. When the BYTE pin is “H” and an external data bus has an 8-bit width, only address (A8 – A15) is output. In the single-chip mode, these pins have the same functions as port P0. In the memory expansion mode or the microprocessor mode, low-order data (D0 – D7) is input/output or an address (A0 – A7) is output . In the single-chip mode, these pins have the same function as port P0. In the memory expansion ____ __ ___ mode or the microprocessor mode, R/W, BHE, ALE, and HLDA signals are output. In the single-chip mode, these pins have the same functions as____ port P0. In the memory expansion ___ mode or the microprocessor mode, P40, P41 and P42 become HOLD and RDY input pins, and a clock φ1 output pin, respectively. Functions of the other pins are the same as in the single-chip mode. However, in the memory expansion mode, P42 can be selected as an I/O port. In addition to having the same functions as port P0 in the single-chip mode, these pins __ also __ function as I/O pins for timers A0 to A3 and input pins for key input interrupt input (KI0 – KI3 ). In addition to having the same functions as port P0 in the single-chip mode, ___ these ___ pins also function as I/O pins for timer A4, input pins for external interrupt input (INT0 – INT2) and input pins for timers B0 to B2. P67 also functions as sub-clock φSUB output pin. In addition to having the same functions as port P0 in the single-chip mode, these pins function as input pins for A-D converter. P72 to P75 also function as I/O pins for UART2. Additionally, P76 and P77 have the function as the output pin (XCOUT) and the input pin (XCIN) of the sub-clock (32 kHz) oscillation circuit, respectively. When P76 and P77 are used as the XCOUT and XCIN pins, connect a resonator or an oscillator between the both. In addition to having the same functions as port P0 in the single-chip mode, these pins also function as I/O pins for UART 0 and UART 1. IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER BASIC FUNCTION BLOCKS The M37733M4BXXXFP has the same functions as the M37733MHBXXXFP except for the memory allocation and the ROM area modification function. Refer to the section on the M37733MHBXXXFP. MEMORY The memory map is shown in Figure 1. The address space has a capacity of 16 Mbytes and is allocated to addresses from 016 to FFFFFF16. The address space is divided by 64-Kbyte unit called bank. The banks are numbered from 016 to FF16. Built-in ROM, RAM and control registers for internal peripheral devices are assigned to bank 016. The 32-Kbyte area from addresses 800016 to FFFF16 is the built-in ROM. Addresses FFD616 to FFFF16 are the RESET and interrupt vector addresses and contain the interrupt vectors. Refer to the section on interrupts for details. The 2048-byte area allocated to addresses from 8016 to 87F16 is the built-in RAM. In addition to storing data, the RAM is used as stack during a subroutine call or interrupts. 00000016 00000016 00007F 16 00008016 Bank 0 16 00087F 16 Peripheral devices such as I/O ports, A-D converter, serial I/O, timer, and interrupt control registers are allocated to addresses from 016 to 7F16. Additionally, the internal ROM area can be modified by software. Refer to the section on ROM area modification function for details. A 256-byte direct page area can be allocated anywhere in bank 016 by using the direct page register (DPR). In the direct page addressing mode, the memory in the direct page area can be accessed with two words. Hence program steps can be reduced. 00000016 Internal peripheral devices control registers Internal RAM 2048 bytes 00FFFF16 01000016 refer to Fig. 2 for detail information 00007F 16 Bank 1 16 Interrupt vector table 00FFD6 16 A-D/UART2 trans./rece. UART1 transmission 01FFFF16 UART1 receive ••••••••••••••••••• UART0 transmission UART0 receive Timer B2 Timer B1 00800016 Timer B0 Timer A4 Timer A3 Timer A2 FE000016 Timer A1 Internal ROM 32 Kbytes Bank FE 16 Timer A0 INT2/Key input INT1 INT0 FEFFFF 16 FF0000 16 Watchdog timer DBC Bank FF 16 BRK instruction 00FFD6 16 FFFFFF 16 00FFFF 16 Zero divide 00FFFE16 RESET Note. Internal ROM area can be modified. (Refer to the section on ROM area modification function.) Fig. 1 Memory map 5 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P Address (Hexadecimal notation) 000000 000001 000002 Port P0 register 000003 Port P1 register 000004 Port P0 direction register 000005 Port P1 direction register 000006 Port P2 register 000007 Port P3 register 000008 Port P2 direction register 000009 Port P3 direction register 00000A Port P4 register 00000B Port P5 register 00000C Port P4 direction register 00000D Port P5 direction register 00000E Port P6 register 00000F Port P7 register 000010 Port P6 direction register 000011 Port P7 direction register 000012 Port P8 register 000013 000014 Port P8 direction register 000015 000016 000017 000018 000019 00001A 00001B 00001C Reserved area (Note) 00001D Reserved area (Note) 00001E A-D control register 0 00001F A-D control register 1 000020 A-D register 0 000021 000022 A-D register 1 000023 000024 A-D register 2 000025 000026 A-D register 3 000027 000028 A-D register 4 000029 00002A A-D register 5 00002B 00002C A-D register 6 00002D 00002E A-D register 7 00002F 000030 UART 0 transmit/receive mode register 000031 UART 0 baud rate register (BRG0) 000032 UART 0 transmission buffer register 000033 000034 UART 0 transmit/receive control register 0 000035 UART 0 transmit/receive control register 1 000036 UART 0 receive buffer register 000037 000038 UART 1 transmit/receive mode register 000039 UART 1 baud rate register (BRG1) 00003A UART 1 transmission buffer register 00003B 00003C UART 1 transmit/receive control register 0 00003D UART 1 transmit/receive control register 1 00003E UART 1 receive buffer register 00003F SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Address (Hexadecimal notation) 000040 000041 000042 000043 000044 000045 000046 000047 000048 000049 00004A 00004B 00004C 00004D 00004E 00004F 000050 000051 000052 000053 000054 000055 000056 000057 000058 000059 00005A 00005B 00005C 00005D 00005E 00005F 000060 000061 000062 000063 000064 000065 000066 000067 000068 000069 00006A 00006B 00006C 00006D 00006E 00006F 000070 000071 000072 000073 000074 000075 000076 000077 000078 000079 00007A 00007B 00007C 00007D 00007E 00007F Count start flag One-shot start flag Up-down flag Timer A0 register Timer A1 register Timer A2 register Timer A3 register Timer A4 register Timer B0 register Timer B1 register Timer B2 register Timer A0 mode register Timer A1 mode register Timer A2 mode register Timer A3 mode register Timer A4 mode register Timer B0 mode register Timer B1 mode register Timer B2 mode register Processor mode register 0 Processor mode register 1 Watchdog timer register Watchdog timer frequency selection flag Reserved area (Note) Memory allocation control register UART 2 transmit/receive mode register UART 2 baud rate register (BRG2) UART 2 transmission buffer register UART 2 transmit/receive control register 0 UART 2 transmit/receive control register 1 UART 2 receive buffer register Oscillation circuit control register 0 Port function control register Serial transmit control register Oscillation circuit control register 1 A-D/UART 2 trans./rece. interrupt control register UART 0 transmission interrupt control register UART 0 receive interrupt control register UART 1 transmission interrupt control register UART 1 receive interrupt control register Timer A0 interrupt control register Timer A1 interrupt control register Timer A2 interrupt control register Timer A3 interrupt control register Timer A4 interrupt control register Timer B0 interrupt control register Timer B1 interrupt control register Timer B2 interrupt control register INT0 interrupt control register INT1 interrupt control register INT2/Key input interrupt control register Note. Do not write to this address. Fig. 2 Location of internal peripheral devices and interrupt control registers 6 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ROM AREA MODIFICATION FUNCTION The internal ROM size and its address area of the M37733M4BXXXFP can be modified by the memory allocation control register’s bit 0 shown in Figure 3. Figure 5 shows the memory allocation in which the internal ROM size and its address area are modified. Make sure to write data in the memory allocation control register as the flow shown in Figure 4. This ROM area modification function is valid in memory expansion mode and single-chip mode. 7 6 5 4 3 2 1 When ordering a mask ROM, Mitsubishi Electric corp. produces the mask ROM using the data within 32 Kbytes (addresses 00800016 – 00FFFF16). It is regardless of the selected ROM size (refer to MASK ROM ORDER CONFIRMATION FORM.) Therefore, program “FF16” to the addresses out of the selected ROM area in the EPROM which you tender when ordering a mask ROM. Address 00FFFF16 of this microcomputer corresponds to the lowest address of the EPROM which you tender. 0 ML0 Memory allocation control register Address 6316 Memory allocation selection bit ROM size (ROM area) 0 : 32 Kbytes (addresses 00800016 – 00FFFF16) 1 : 16 Kbytes (addresses 00C00016 – 00FFFF16) Note. Write to the memory allocation control register as the flow shown in Figure 4. Fig. 3 Bit configuration of memory allocation control register Writing data “5516” (LDM instruction) Next instruction Writing data “0016” or “0116” (LDM instruction) ML0 selection bit • How to write in memory allocation control register Fig. 4 How to write data in memory allocation control register 7 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P 00000016 00007F16 00008016 00087F16 SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER (ML0) = (0) (ML0) = (1) ROM size : 32 Kbytes ROM size : 16 Kbytes SFR Internal RAM 2048 bytes 00000016 00007F16 00008016 00087F16 SFR Internal RAM 2048 bytes 00800016 Internal ROM 32 Kbytes 00C00016 00FFFF16 01000016 00FFFF16 01000016 FFFFFF16 FFFFFF16 Internal ROM 16 Kbytes : External memory area Fig. 5 Memory allocation (modification of internal ROM area by memory allocation selection bit) ADDRESSING MODES The M37733M4BXXXFP has 28 powerful addressing modes. Refer to the SINGLE-CHIP 16-BIT MICROCOMPUTERS DATA BOOK for the details of each addressing mode. MACHINE INSTRUCTION LIST The M37733M4BXXXFP has 103 machine instructions. Refer to the SINGLE-CHIP 16-BIT MICROCOMPUTERS DATA BOOK for details. DATA REQUIRED FOR MASK ROM ORDERING Please send the following data for mask orders. (1) M37733M4BXXXFP mask ROM order confirmation form (2) 80P6N mark specification form (3) ROM data (EPROM 3 sets) 8 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ABSOLUTE MAXIMUM RATINGS Symbol Vcc AVcc VI VI VO Pd Topr Tstg Parameter Conditions Power source voltage Analog power_____ source voltage Input voltage RESET, CNVss, BYTE Input voltage P00 – P07, P10 – P17, P20 – P27, P30 – P33, P40 – P47, P50 – P57, P60 – P67, P70 – P77, P80 – P87, VREF, XIN Output voltage P00 – P07, P10 – P17, P20 – P27, P30 – P33, P40 – P47, P50 – P57, 7, P70 – P77, P80 – P87, P60 – P6 _ XOUT, E Power dissipation Ta = 25 °C Operating temperature Storage temperature Ratings –0.3 to +7 –0.3 to +7 –0.3 to +12 Unit V V V –0.3 to Vcc + 0.3 V –0.3 to Vcc + 0.3 V 300 –20 to +85 –40 to +150 mW °C °C RECOMMENDED OPERATING CONDITIONS (Vcc = 5 V ± 10%, Ta = –20 to +85 °C, unless otherwise noted) Symbol Vcc AVcc Vss AVss VIH VIH VIH VIL VIL VIL IOH(peak) IOH(avg) IOL(peak) IOL(peak) IOL(avg) IOL(avg) f(XIN) f(XCIN) Parameter f(XIN) : Operating f(XIN) : Stopped, f(XCIN) = 32.768 kHz Analog power source voltage Power source voltage Analog power source voltage 3, P40 – P47, P50 – P57, P60 – P67, High-level input voltage P00 – P07, P30 – P3 _____ P70 – P77, P80 – P87, XIN, RESET, CNVss, BYTE, XCIN (Note 3) High-level input voltage P10 – P17, P20 – P27 (in single-chip mode) High-level input voltage P10 – P17, P20 – P27 (in memory expansion mode and microprocessor mode) 3, P40 – P47, P50 – P57, P60 – P67, Low-level input voltage P00 – P07, P30 – P3_____ P70 – P77, P80 – P87, XIN, RESET, CNVss, BYTE, XCIN (Note 3) Low-level input voltage P10 – P17, P20 – P27 (in single-chip mode) Low-level input voltage P10 – P17, P20 – P27 (in memory expansion mode and microprocessor mode) High-level peak output current P00 – P07, P10 – P17, P20 – P27, P30 – P33, P40 – P47, P50 – P57, P60 – P67, P70 – P77, P80 – P87 High-level average output current P00 – P07, P10 – P17, P20 – P27, P30 – P33, P40 – P47, P50 – P57, P60 – P67, P70 – P77, P80 – P87 Low-level peak output current P00 – P07, P10 – P17, P20 – P27, P30 – P33, P40 – P43, P54 – P57, P60 – P67, P70 – P77, P80 – P87 Low-level peak output current P44 – P47, P50 – P53 Low-level average output current P00 – P07, P10 – P17, P20 – P27, P30 – P33, P40 – P43, P54 – P57, P60 – P67, P70 – P77, P80 – P87 Low-level average output current P44 – P47, P50 – P53 Main-clock oscillation frequency (Note 4) Sub-clock oscillation frequency Min. 4.5 2.7 Power source voltage Limits Typ. 5.0 Max. 5.5 5.5 Vcc 0 0 Unit V V V V 0.8 Vcc Vcc V 0.8 Vcc Vcc V 0.5 Vcc Vcc V 0 0.2Vcc V 0 0.2Vcc V 0 0.16Vcc V –10 mA –5 mA 10 mA 20 mA 5 mA 15 25 50 mA MHz kHz 32.768 Notes 1. Average output current is the average value of a 100 ms interval. 2. The sum of IOL(peak) for ports P0, P1, P2, P3, and P8 must be 80 mA or less, the sum of IOH(peak) for ports P0, P1, P2, P3, and P8 must be 80 mA or less, the sum of IOL(peak) for ports P4, P5, P6, and P7 must be 100 mA or less, and the sum of IOH(peak) for ports P4, P5, P6, and P7 must be 80 mA or less. 3. Limits VIH and VIL for XCIN are applied when the sub clock external input selection bit = “1”. 4. The maximum value of f(XIN) = 12.5 MHz when the main clock division selection bit = “1”. 9 IM REL INA MITSUBISHI MICROCOMPUTERS RY e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P M37733M4BXXXFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ELECTRICAL CHARACTERISTICS (Vcc = 5 V, Vss = 0 V, Ta = –20 to 85 °C, f(XIN) = 25 MHz, unless otherwise noted) Symbol VOH VOH VOH VOH VOL VOL VOL VOL VOL VT+ – VT– VT+ – VT– VT+ – VT– VT+ – VT– IIH IIL IIL VRAM 10 Parameter Test conditions High-level output voltage P00 – P07, P10 – P17, P20 – P27, P33, P40 – P47, P50 – P57, IOH = –10 mA P60 – P67, P70 – P77, P80 – P87 High-level output voltage P00 – P07, P10 – P17, P20 – P27, IOH = –400 µA P33 IOH = –10 mA High-level output voltage P30 – P32 ICH = –400 µA _ IOH = –10 mA High-level output voltage E IOH = –400 µA Low-level output voltage P00 – P07, P10 – P17, P20 – P27, P33, P40 – P43, P54 – P57, IOL = 10 mA P60 – P67, P70 – P75, P80 – P87 Low-level output voltage P44 – P47, P50 – P53 IOL = 20 mA Low-level output voltage P00 – P07, P10 – P17, P20 – P27, IOL = 2 mA P33 IOL = 10 mA Low-level output voltage P30 – P32 IOL = 2 mA _ IOL = 10 mA Low-level output voltage E IOL = 2 mA ____ ___ Hysteresis HOLD , _______ RDY, _________ TA0IN –________ TA4IN , TB0________ IN – TB2IN, _______ ________ INT0 – INT2, ADTRG, CTS0, CTS1, CTS2, CLK0, _____ _____ CLK1, CLK2, KI0 – KI3 _____ Hysteresis RESET Hysteresis XIN Hysteresis XCIN (When external clock is input) High-level input current P00 – P07, P10 – P17, P20 – P27, P30 – P33, VI = 5 V – P57, P60 – P67, P70 – P77, P40 – P47, P50 _____ P80 – P87, XIN, RESET, CNVss, BYTE Low-level input current P00 – P07, P10 – P17, P20 – P27, P30 – P33, VI = 0 V P61, P65 – P67, P40 – P47, P50 – P53, P60,_____ P70 – P77, P80 – P87, XIN, RESET, CNVss, BYTE VI = 0 V, Low-level input current P54 – P57, P62 – P64 RAM hold voltage Min. Limits Typ. Unit 3 V 4.7 V 3.1 4.8 3.4 4.8 V V 2 V 2 V 0.45 V 1.9 0.43 1.6 0.4 V V 0.4 1 V 0.2 0.1 0.1 0.5 0.4 0.4 V V V without a pull-up transistor VI = 0 V, with a pull-up transistor When clock is stopped. Max. –0.25 2 –0.5 5 µA –5 µA –5 µA –1.0 mA V IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER ELECTRICAL CHARACTERISTICS (Vcc = 5 V, Vss = 0 V, Ta = –20 to 85 °C, unless otherwise noted) Symbol Parameter Limits Typ. Max. Unit 9.5 19 mA 1.3 2.6 mA VCC = 5V, f(XIN) = 25 MHz (square waveform), f(XCIN) = 32.768 kHz, when a WIT instruction is executed (Note 2) 10 20 µA VCC = 5 V, f(XIN) : Stopped, f(XCIN) : 32.768 kHz, in operating (Note 3) 50 100 µA Test conditions Min. VCC = 5 V, f(XIN) = 25 MHz (square waveform), f(f2) = 12.5 MHz, f(XCIN) = 32.768 kHz, in operating (Note 1) VCC = 5 V, f(XIN) = 25 MHz (square waveform), (f(f2) = 1.5625 MHz), f(XCIN) = Stopped, in operating (Note 1) Power source current ICC Notes 1. 2. 3. 4. In single-chip mode, output pins are open, and other pins are VSS. VCC = 5 V, f(XIN) : Stopped, 5 10 µA f(XCIN) : 32.768 kHz, when a WIT instruction is executed (Note 4) Ta = 25 °C, 1 µA when clock is stopped Ta = 85 °C, µA 20 when clock is stopped This applies when the main clock external input selection bit = “1”, the main clock division selection bit = “0”, and the signal output stop bit = “1”. This applies when the main clock external input selection bit = “1” and the system clock stop bit at wait state = “1”. This applies when CPU and the clock timer are operating with the sub clock (32.768 kHz) selected as the system clock. This applies when the XCOUT drivability selection bit = “0” and the system clock stop bit at wait state = “1”. A–D CONVERTER CHARACTERISTICS (VCC = AVCC = 5 V, VSS = AVSS = 0 V, Ta = –20 to 85 °C, f(XIN) = 25 MHz (Note), unless otherwise noted) Symbol Parameter Test conditions Resolution VREF = VCC Absolute accuracy VREF = VCC RLADDER Ladder resistance VREF = VCC tCONV Conversion time VREF Reference voltage Analog input voltage VIA Note. This applies when the main clock division selection bit = “0” and f(f2) = 12.5 MHz. Min. — — 10 9.44 2 0 Limits Typ. Max. 10 ±3 25 VCC VREF Unit Bits LSB kΩ µs V V 11 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER TIMING REQUIREMENTS (VCC = 5 V ± 10%, VSS = 0 V, Ta = –20 to 85 °C, f(XIN) = 25 MHz, unless otherwise noted (Note)) Notes 1. This applies when the main clock division selection bit = “0” and f(f2) = 12.5 MHz. 2. Input signal’s rise/fall time must be 100 ns or less, unless otherwise noted. External clock input Symbol Parameter Limits Unit Max. tc External clock input cycle time (Note 3) ns tw(H) External clock input high-level pulse width (Note 4) ns tw(L) External clock input low-level pulse width (Note 4) ns tr External clock rise time 8 ns External clock fall time 8 ns tf Notes 3. When the main clock division selection bit = “1”, the minimum value of tc = 80 ns. 4. When the main clock division selection bit = “1”, values of tw(H) / tc and tw(L) / tc must be set to values from 0.45 through 0.55. Min. 40 15 15 Single-chip mode Symbol tsu(P0D–E) tsu(P1D–E) tsu(P2D-E) tsu(P3D–E) tsu(P4D–E) tsu(P5D–E) tsu(P6D–E) tsu(P7D–E) tsu(P8D–E) th(E–P0D) th(E–P1D) th(E–P2D) th(E–P3D) th(E–P4D) th(E–P5D) th(E–P6D) th(E–P7D) th(E–P8D) Parameter Port P0 input setup time Port P1 input setup time Port P2 input setup time Port P3 input setup time Port P4 input setup time Port P5 input setup time Port P6 input setup time Port P7 input setup time Port P8 input setup time Port P0 input hold time Port P1 input hold time Port P2 input hold time Port P3 input hold time Port P4 input hold time Port P5 input hold time Port P6 input hold time Port P7 input hold time Port P8 input hold time Limits Min. 60 60 60 60 60 60 60 60 60 0 0 0 0 0 0 0 0 0 Max. Unit ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Memory expansion mode and microprocessor mode Symbol tsu(D–E) tsu(RDY–φ1) tsu(HOLD–φ1) th(E–D) th(φ1–RDY) th(φ1–HOLD) 12 Parameter Data input setup time RDY input setup time HOLD input setup time Data input hold time ___ RDY input hold time ____ HOLD input hold time ___ ____ Limits Min. 32 55 55 0 0 0 Max. Unit ns ns ns ns ns ns IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P Timer A input (Count input in event counter mode) Symbol tc(TA) tw(TAH) tw(TAL) SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER parameter TAiIN input cycle time TAiIN input high-level pulse width TAiIN input low-level pulse width Limits Min. 80 40 40 Max. Unit ns ns ns Timer A input (Gating input in timer mode) Symbol tc(TA) tw(TAH) tw(TAL) parameter TAiIN input cycle time (Note) TAiIN input high-level pulse width (Note) TAiIN input low-level pulse width (Note) Limits Min. 320 160 160 Max. Unit ns ns ns Note. Limits change depending on f(XIN). Refer to “DATA FORMULAS”. Timer A input (External trigger input in one-shot pulse mode) Symbol t c(TA) tw(TAH) tw(TAL) parameter TAiIN input cycle time (Note) TAiIN input high-level pulse width TAiIN input low-level pulse width Limits Min. 320 80 80 Max. Unit ns ns ns Note. Limits change depending on f(XIN). Refer to “DATA FORMULAS”. Timer A input (External trigger input in pulse width modulation mode) Symbol tw(TAH) tw(TAL) parameter TAiIN input high-level pulse width TAiIN input low-level pulse width Limits Min. 80 80 Max. Unit ns ns Timer A input (Up-down input in event counter mode) Symbol tc(UP) tw(UPH) tw(UPL) tsu(UP–TIN) th(TIN–UP) parameter TAiOUT input cycle time TAiOUT input high-level pulse width TAiOUT input low-level pulse width TAiOUT input setup time TAiOUT input hold time Limits Min. 2000 1000 1000 400 400 Max. Unit ns ns ns ns ns Timer A input (Two-phase pulse input in event counter mode) Symbol t c(TA) TAjIN input cycle time tsu(TAjIN–TAjOUT) TAjIN input setup time tsu(TAjOUT–TAjIN) TAjOUT input setup time parameter Limits Min. 800 200 200 Max. Unit ns ns ns 13 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Timer B input (Count input in event counter mode) Symbol tc(TB) tw(TBH) tw(TBL) tc(TB) tw(TBH) tw(TBL) Limits Parameter Min. 80 40 40 160 80 80 TBiIN input cycle time (one edge count) TBiIN input high-level pulse width (one edge count) TBiIN input low-level pulse width (one edge count) TBiIN input cycle time (both edges count) TBiIN input high-level pulse width (both edges count) TBiIN input low-level pulse width (both edges count) Max. Unit ns ns ns ns ns ns Timer B input (Pulse period measurement mode) Symbol tc(TB) tw(TBH) tw(TBL) Limits Parameter Min. 320 160 160 TBiIN input cycle time (Note) TBiIN input high-level pulse width (Note) TBiIN input low-level pulse width (Note) Max. Unit ns ns ns Note. Limits change depending on f(XIN). Refer to “DATA FORMULAS”. Timer B input (Pulse width measurement mode) Symbol tc(TB) tw(TBH) tw(TBL) Limits Parameter Min. 320 160 160 TBiIN input cycle time (Note) TBiIN input high-level pulse width (Note) TBiIN input low-level pulse width (Note) Max. Unit ns ns ns Note. Limits change depending on f(XIN). Refer to “DATA FORMULAS”. A-D trigger input Symbol Limits Parameter Min. 1000 125 ____ tc(AD) tw(ADL) AD TRG input cycle time (minimum allowable trigger) ____ ADTRG input low-level pulse width Max. Unit ns ns Serial I/O Symbol tc(CK) tw(CKH) tw(CKL) td(C–Q) th(C–Q) tsu(D–C) th(C–D) Limits Parameter Min. 200 100 100 CLKi input cycle time CLKi input high-level pulse width CLKi input low-level pulse width TXDi output delay time TXDi hold time RXDi input setup time RXDi input hold time Max. 80 0 30 90 ____ Unit ns ns ns ns ns ns ns ___ External interrupt INTi input, key input interrupt KIi input Symbol Parameter ___ tw(INH) tw(INL) tw(KIL) 14 INTi input high-level pulse width INTi input low-level pulse width KIi input low-level pulse width ___ __ Limits Min. 250 250 250 Max. Unit ns ns ns IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER DATA FORMULAS Timer A input (Gating input in timer mode) Symbol Parameter tc(TA) TAiIN input cycle time tw(TAH) TAiIN input high-level pulse width tw(TAL) TAiIN input low-level pulse width Limits Min. 8 ✕ 109 2 · f(f2) 4 ✕ 109 2 · f(f2) 4 ✕ 109 2 · f(f2) Max. Unit ns ns ns Timer A input (External trigger input in one-shot pulse mode) Symbol tc(TA) Parameter TAiIN input cycle time Limits Min. 8 ✕ 109 2 · f(f2) Max. Unit ns Timer B input (In pulse period measurement mode or pulse width measurement mode) Symbol Parameter tc(TB) TBiIN input cycle time tw(TBH) TBiIN input high-level pulse width tw(TBL) TBiIN input low-level pulse width Limits Min. 8 ✕ 109 2 · f(f2) 4 ✕ 109 2 · f(f2) 4 ✕ 109 2 · f(f2) Max. Unit ns ns ns Note. f(f2) represents the clock f2 frequency. For the relation to the main clock and sub clock, refer to Table 9 in data sheet “M37733MHBXXXFP”. 15 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER SWITCHING CHARACTERISTICS (VCC = 5 V ± 10%, VSS = 0 V, Ta = –20 to 85°C, f(XIN) = 25 MHz (Note), unless otherwise noted) Symbol Parameter Test conditions td(E–P0Q) Port P0 data output delay time td(E–P1Q) Port P1 data output delay time td(E–P2Q) Port P2 data output delay time td(E–P3Q) Port P3 data output delay time Fig. 6 td(E–P4Q) Port P4 data output delay time td(E–P5Q) Port P5 data output delay time td(E–P6Q) Port P6 data output delay time td(E–P7Q) Port P7 data output delay time Port P8 data output delay time td(E–P8Q) Note. This applies when the main clock division selection bit = “0” and f(f2) = 12.5 MHz. P0 P1 P2 P3 P4 P5 P6 P7 P8 φ1 E Fig. 6 Measuring circuit for ports P0 – P8 and φ1 16 50 pF Limits Min. Max. 80 80 80 80 80 80 80 80 80 Unit ns ns ns ns ns ns ns ns ns IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Memory expansion mode and microprocessor mode (VCC = 5 V ± 10%, VSS = 0 V, Ta = 25 °C, f(XIN) = 25 MHz (Note 1), unless otherwise noted) Symbol td(An–E) td(A–E) Parameter Address output delay time Address output delay time th(E–An) Address hold time tw(ALE) ALE pulse width tsu(A–ALE) th(ALE–A) Address output set up time Address hold time td(ALE–E) ALE output delay time td(E–DQ) th(E–DQ) Data output delay time Data hold delay time tw(EL) tpxz(E–DZ) tpzx(E–DZ) td(BHE–E) td(R/W–E) th(E–BHE) th(E–R/W) td(E–φ1) td(φ1–HLDA) _ E pulse width Test (Note 2) Wait mode conditions No wait Wait 1 Wait 0 No wait Wait 1 Wait 0 No wait Wait 1 Wait 0 No wait Wait 1 Wait 0 No wait Wait 1 Wait 0 No wait Wait 1 Wait 0 Fig. 6 BHE output delay time _ R/ W output delay time ___ Max. No wait Wait 1 Wait 0 ns 87 ns 12 ns 75 ns 18 ns 22 ns 57 ns 5 ns 45 ns 9 ns 15 ns 4 ns 18 50 ns ns ns ns 130 ns 10 20 ns ns 12 ns 87 ns 12 ns 87 18 18 0 ns ns ns ns ns 5 No wait Wait 1 Wait 0 No wait Wait 1 Wait 0 BHE hold time _ R/ W hold time φ1 output delay time ____ HLDA output delay time Unit 12 45 Floating start delay time Floating release delay time ___ Limits Min. 18 50 Notes 1. This applies when the main clock division selection bit = “0” and f(f2) = 12.5 MHz. 2. No wait : Wait bit = “1”. Wait 1 : The external memory area is accessed with wait bit = “0” and wait selection bit = “1”. Wait 0 : The external memory area is accessed with wait bit = “0” and wait selection bit = “0”. 17 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Memory expansion mode and microprocessor mode Bus timing data formulas (VCC = 5 V ± 10%, VSS = 0 V, Ta = –20 to 85 °C, Symbol td(An–E) Parameter Address output delay time f(XIN) = 25 MHz (Max., Note), unless otherwise noted) Wait mode No wait Wait 1 Wait 0 td(A–E) Address output delay time No wait Wait 1 Wait 0 th(E–An) Address hold time tw(ALE) ALE pulse width No wait Wait 1 Wait 0 tsu(A–ALE) Address output set up time No wait Wait 1 Wait 0 th(ALE–A) Address hold time No wait Wait 1 ALE output delay time No wait Wait 1 Wait 0 td(ALE–E) Wait 0 td(E–DQ) th(E–DQ) No wait tpxz(E–DZ) Floating start delay time tpzx(E–DZ) Floating release delay time ___ td(BHE–E) BHE output delay time Wait 1 Wait 0 _ R/W output delay time No wait Wait 1 No wait Wait 1 Wait 0 ___ th(E–BHE) BHE hold time _ th(E–R/W) R/W hold time td(E–φ1) φ1 output delay time 1 ✕ 109 2 · f(f2) 2 ✕ 109 2 · f(f2) 4 ✕ 109 2 · f(f2) 1 ✕ 109 2 · f(f2) 1 ✕ 109 2 · f(f2) 3 ✕ 109 2 · f(f2) 1 ✕ 109 2 · f(f2) 3 ✕ 109 2 · f(f2) 1 ✕ 109 2 · f(XIN) 1 ✕ 109 2 · f(XIN) 0 Notes 1. This applies when the main-clock division selection bit = “0”. 2. f(f2) represents the clock f2 frequency. For the relation to the main clock and sub clock, refer to Table 9 in data sheet “M37733MHBXXXFP”. 18 ns ns ns ns ns ns ns ns – 25 ns ns – 30 ns ns – 22 ns – 30 ns – 30 ns 5 Wait 0 td(R/W–E) ns 4 1 ✕ 109 2 · f(f2) Unit ns 45 Data hold time E pulse width Max. 9 1 ✕ 109 2 · f(f2) Data output delay time _ tw(EL) Limits Min. 1 ✕ 109 – 28 2 · f(f2) 3 ✕ 109 – 33 2 · f(f2) 1 ✕ 109 – 28 2 · f(f2) 3 ✕ 109 – 45 2 · f(f2) 9 1 ✕ 10 – 22 2 · f(f2) 9 1 ✕ 10 – 18 2 · f(f2) 9 2 ✕ 10 – 23 2 · f(f2) 9 1 ✕ 10 – 35 2 · f(f2) 9 2 ✕ 10 – 35 2 · f(f2) ns – 20 ns – 28 ns – 33 ns – 28 ns – 33 ns – 22 ns – 22 ns 18 ns IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER TIMING DIAGRAM tr tf tc tw(H) Single-chip mode tw(L) XIN E td(E–P0Q) Port P0 output tsu(P0D–E) th(E–P0D) Port P0 input td(E–P1Q) Port P1 output tsu(P1D–E) th(E–P1D) Port P1 input td(E–P2Q) Port P2 output tsu(P2D–E) th(E–P2D) Port P2 input td(E–P3Q) Port P3 output tsu(P3D–E) th(E–P3D) Port P3 input td(E–P4Q) Port P4 output tsu(P4D–E) th(E–P4D) Port P4 input td(E–P5Q) Port P5 output tsu(P5D–E) th(E–P5D) Port P5 input td(E–P6Q) Port P6 output tsu(P6D–E) th(E–P6D) Port P6 input td(E–P7Q) Port P7 output tsu(P7D–E) th(E–P7D) Port P7 input td(E–P8Q) Port P8 output tsu(P8D–E) th(E–P8D) Port P8 input 19 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER tc(TA) tw(TAH) TAiIN input tw(TAL) tc(UP) tw(UPH) TAiOUT input tw(UPL) In event count mode TAiOUT input (Up-down input) TAiIN input (when count by falling) TAiIN input (when count by rising) th(TIN–UP) tsu(UP–TIN) In event counter mode (When two-phase pulse input is selected) tc(TA) TAjIN input tsu(TAjIN–TAjOUT) tsu(TAjIN–TAjOUT) tsu(TAjOUT–TAjIN) TAjOUT input tsu(TAjOUT–TAjIN) tc(TB) tw(TBH) TBiIN input tw(TBL) 20 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER tc(AD) tw(ADL) ADTRG input tc(CK) tw(CKH) CLKi tw(CKL) th(C–Q) TxDi td(C–Q) tSU(D–C) RxDi th(C–D) tw(INL) INTi input Kli input tw(INH) tw(KNL) 21 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Memory expansion mode and microprocessor mode (When wait bit = “1”) φ1 E RDY input tsu(RDY–φ1) th(φ1–RDY) ( When wait bit = “0”) φ1 E RDY input tsu(RDY–φ1) th(φ1–RDY) (When wait bit = “1” or “0” in common) φ1 th(φ1–HOLD) tsu(HOLD–φ1) HOLD input td(φ1–HLDA) HLDA output Test conditions • VCC = 5 V ± 10% • Input timing voltage : V IL = 1.0 V, VIH = 4.0 V • Output timing voltage : V OL = 0.8 V, VOH = 2.0 V 22 td(φ1–HLDA) IM REL IN MITSUBISHI MICROCOMPUTERS Y AR M37733M4BXXXFP e. n. atio chang cific spe bject to l a fin re su a ot a is n limits his e: T ametric ic t No e par Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Memory expansion mode and microprocessor mode (No wait : When wait bit = “1”) tw(L) tw(H) tf tr tc XIN φ1 td(E-φ1) td(E-φ1) tw(EL) E td(An-E) An th(E-An) Address Address tw(ALE) Address td(ALE-E) ALE th(ALE-A) th(E-DQ) tsu(A-ALE) Am/Dm Address Data tpxz(E-DZ) tpzx(E-DZ) Address Address th(E-D) td(E-DQ) td(A-E) tsu(D-E) DmIN Data td(BHE-E) th(E-BHE) BHE td(R/W-E) th(E-R/W) R/W Test condition VCC = 5 V ± 10% Output timing voltage : VIL = 0.8 V, VIH = 2.0 V Data input DmIN : VIL = 0.8 V, VIH = 2.5 V ● ● ● 23 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Memory expansion mode and microprocessor mode (Wait 1 : The external area is accessed when wait bit = “0” and wait selection bit = “1”.) tw(L) tw(H) tf tr tc XIN φ1 td(E–φ1) td(E–φ1) tw(EL) E td(An–E) th(E–An) Address An tw(ALE) Address td(ALE–E) ALE th(ALE–A) tsu(A–ALE) Am/Dm th(E–DQ) Address td(A–E) Data tpzx(E–DZ) tpxz(E–DZ) Address Address td(E–DQ) th(E–D) tsu(D–E) DmIN Data td(BHE–E) th(E–BHE) td(R/W–E) th(E–R/W) BHE R/W Test condition • Vcc = 5 V ± 10% • Output timing voltage : V OL = 0.8 V, V OH = 2.0 V • Data input Dm IN : VIL = 0.8 V, VIH = 2.5 V 24 IM REL INA MITSUBISHI MICROCOMPUTERS RY M37733M4BXXXFP . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Memory expansion mode and microprocessor mode (Wait 0 : The external memory area is accessed when wait bit = “0” and wait selection bit = “0”.) tw(L) tw(H) tf tr tc XIN φ1 td(E–φ1) td(E–φ1) tw(EL) E td(An–E) th(E–An) Address An tw(ALE) td(ALE–E) tsu(A–ALE) th(ALE–A) Address Address ALE th(E–DQ) Am/Dm Address Data tpzx(E–DZ) tpxz(E–DZ) Address Address td(E–DQ) td(A–E) tsu(D–E) th(E–D) Data DmIN td(BHE–E) th(E–BHE) BHE td(R/W–E) th(E–R/W) R/W Test conditions • Vcc = 5 V ± 10% • Output timing voltage : V OL = 0.8 V, V OH = 2.0 V • Data input Dm IN : VIL = 0.8 V, VIH = 2.5 V 25 IM REL INA RY e. n. atio ang cific t to ch c spe inal e subje f a ar ot is n mits This etric li m ice: Not e para Som P PACKAGE OUTLINE 26 MITSUBISHI MICROCOMPUTERS M37733M4BXXXFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER GZZ–SH00–76B<84A0> Mask ROM number 7700 FAMILY MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37733M4BXXXFP MITSUBISHI ELECTRIC Receipt Date: Section head Supervisor signature signature TEL ( Company name Customer Date issued ) Date: Issuance signatures Note : Please fill in all items marked Responsible officer Supervisor 1. Confirmation Specify the name of the product being ordered. Three sets of EPROMs are required for each pattern (Check @ in the appropriate box). If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted. Checksum code for entire EPROM areas (hexadecimal notation) EPROM Type : (1) Set “FF 16” in the shaded area. 27512 (2) Address 0 16 to 10 16 are the area for storing the data on model designation and options.This area must be written with the data shown below. 0000 0010 Details for option data are given next in the section describing the STP instruction option. Address and data are written in hexadecimal notation. 8000 32K DATA FFFF 4D 33 37 37 33 33 4D 34 Address 0 1 2 3 4 5 6 7 42 FF FF FF FF FF FF FF Address Address Option data 10 8 9 A B C D E F 2. STP instruction option One of the following sets of data should be written to the option data address (1016 ) of the EPROM you have ordered. Check @ in the appropriate box. STP instruction enable STP instruction disable 0116 0016 Address 1016 Address 1016 3. Mark specification Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37733M4BXXXFP) and attach to the Mask ROM Order Confirmation Form. 4. Comments 80P6N (80-PIN QFP) MARK SPECIFICATION FORM Mitsubishi IC catalog name Please choose one of the marking types below (A, B, C), and enter the Mitsubishi IC catalog name and the special mark (if needed). A. Standard Mitsubishi Mark 64 41 40 65 Mitsubishi IC catalog name Mitsubishi product number (6-digit, or 7-digit) 25 80 1 24 B. Customer’s Parts Number + Mitsubishi IC Catalog Name 64 41 40 65 25 80 1 24 Customer’s Parts Number Note : The fonts and size of characters are standard Mitsubishi type. Mitsubishi IC catalog name Notes 1 : The mark field should be written right aligned. 2 : The fonts and size of characters are standard Mitsubishi type. 3 : Customer’s parts number can be up to 14 alphanumeric characters for capital letters, hyphens, commas, periods and so on. C. Special Mark Required 64 41 65 40 80 25 1 24 Notes1 : If special mark is to be printed, indicate the desired layout of the mark in the left figure. The layout will be duplicated technically as close as possible. Mitsubishi product number (6-digit, or 7-digit) and Mask ROM number (3-digit) are always marked for sorting the products. 2 : If special character fonts (e,g., customer’s trade mark logo) must be used in Special Mark, check the box below. For the new special character fonts, a clean font original (ideally logo drawing) must be submitted. Special character fonts required IM REL INA RY . . tion hange c ifica pec ject to s l a b a fin are su not s limit is is : Th metric e ic Not e para Som P MITSUBISHI MICROCOMPUTERS M37733M4BXXXFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER Keep safety first in your circuit designs! ¡ Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials ¡ These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer’s application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party. ¡ Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party’s rights, originating in the use of any product data, diagrams, charts or circuit application examples contained in these materials. ¡ All information contained in these materials, including product data, diagrams and charts, represent information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein. ¡ Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. ¡ The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials. ¡ If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. ¡ Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein. © 1997 MITSUBISHI ELECTRIC CORP. H-LF482-A KI-9703 Printed in Japan (ROD) 2 New publication, effective Mar. 1997. Specifications subject to change without notice. REVISION DESCRIPTION LIST Rev. No. M37733M4BXXXFP DATA SHEET Revision Description Rev. date 1.0 First Edition 970604 1.01 The following are added: 980526 •MASK ROM ORDER CONFIRMATION FORM •MARK SPECIFICATION FORM (1/1)