NSC DS90CR217_06

DS90CR217
+3.3V Rising Edge Data Strobe LVDS 21-Bit Channel
Link - 85 MHz
General Description
Features
The DS90CR217 transmitter converts 21 bits of CMOS/TTL
data into three LVDS (Low Voltage Differential Signaling)
data streams. A phase-locked transmit clock is transmitted in
parallel with the data streams over a fourth LVDS link. Every
cycle of the transmit clock 21 bits of input data are sampled
and transmitted. At a transmit clock frequency of 85 MHz, 21
bits of TTL data are transmitted at a rate of 595 Mbps per
LVDS data channel. Using a 85 MHz clock, the data throughput is 1.785 Gbit/s (223 Mbytes/sec).
The narrow bus and LVDS signalling of the DS90CR217 is
an ideal means to solve EMI and cable size problems associated with wide, high-speed TTL interfaces.
n
n
n
n
n
n
n
n
n
n
n
n
n
Block Diagram
Connection Diagrams
20 to 85 MHz shift clock support
50% duty cycle on receiver output clock
Best-in-Class Set & Hold Times on TxINPUTs
Low power consumption
± 1V common-mode range (around +1.2V)
Narrow bus reduces cable size and cost
Up to 1.785 Gbps throughput
Up to 223 Mbytes/sec bandwidth
345 mV (typ) swing LVDS devices for low EMI
PLL requires no external components
Rising edge data strobe
Compatible with TIA/EIA-644 LVDS standard
Low profile 48-lead TSSOP package
DS90CR217
20190301
Order Number DS90CR217MTD
See NS Package Number MTD48
20190321
DS90CR217
© 2006 National Semiconductor Corporation
DS201903
www.national.com
DS90CR217 +3.3V Rising Edge Data Strobe LVDS 21-Bit Channel Link - 85 MHz
October 2006
DS90CR217
Typical Application
20190323
www.national.com
2
Package Derating
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
ESD Rating
Supply Voltage (VCC)
DS90CR217
−0.5V to (VCC + 0.3V)
CMOS/TTL Output Voltage
−0.3V to (VCC + 0.3V)
LVDS Receiver Input Voltage
−0.3V to (VCC + 0.3V)
LVDS Driver Output Voltage
−0.3V to (VCC + 0.3V)
(EIAJ, 0Ω, 200pF)
Recommended Operating
Conditions
Min Nom Max Units
Continuous
Junction Temperature
Supply Voltage (VCC)
+150˚C
Storage Temperature Range
3.0
3.3
3.6
V
−10 +25 +70
˚C
Operating Free Air
−65˚C to +150˚C
Temperature (TA)
Lead Temperature
(Soldering, 4 sec.)
> ± 300mA
Latch Up Tolerance @ 25˚C
LVDS Output Short
Circuit Duration
> 7kV
> 700V
(HBM, 1.5kΩ, 100pF)
−0.3V to +4V
CMOS/TTL Input Voltage
16 mW/˚C above +25˚C
Receiver Input Range
+260˚C
0
2.4
Supply Noise Voltage (VCC)
Maximum Package Power Dissipation @ +25˚C
V
100 mVPP
MTD48 (TSSOP) Package:
DS90CR217
1.98 W
Electrical Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified
Symbol
Parameter
Conditions
Min
Typ
Max
Units
CMOS/TTL DC SPECIFICATIONS
VIH
High Level Input Voltage
2.0
VCC
V
VIL
Low Level Input Voltage
GND
0.8
V
VCL
Input Clamp Voltage
ICL = −18 mA
IIN
Input Current
VIN = 0.4V, 2.5V or VCC
IOS
Output Short Circuit Current
VOUT = 0V
VIN = GND
−10
−0.79
−1.5
V
+1.8
+15
µA
−60
−120
mA
290
450
mV
35
mV
0
µA
LVDS DRIVER DC SPECIFICATIONS
VOD
Differential Output Voltage
∆VOD
Change in VOD between
Complimentary Output States
VOS
Offset Voltage (Note 4)
∆VOS
Change in VOS between
Complimentary Output States
IOS
Output Short Circuit Current
VOUT = 0V, RL = 100Ω
IOZ
Output TRI-STATE Current
PWR DWN = 0V, VOUT = 0V or VCC
RL = 100Ω,
CL = 5 pF,
Worst Case
Pattern
(Figures 1, 2)
RL = 100Ω
250
1.125
1.25
1.375
V
35
mV
−3.5
−5
mA
±1
± 10
µA
f = 33 MHz
28
42
mA
f = 40 MHz
29
47
mA
f = 66 MHz
34
52
mA
f = 85 MHz
39
57
mA
10
55
µA
TRANSMITTER SUPPLY CURRENT
ICCTW
ICCTZ
Transmitter Supply Current Worst
Case (with Loads)
Transmitter Supply Current Power
Down
PWR DWN = Low
Driver Outputs in TRI-STATE
under Powerdown Mode
Note 1: “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device
should be operated at these limits. The tables of “Electrical Characteristics” specify conditions for device operation.
Note 2: Typical values are given for VCC = 3.3V and TA = +25˚C.
Note 3: Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground unless otherwise
specified (except VOD and ∆VOD).
Note 4: VOS previously referred as VCM.
3
www.national.com
DS90CR217
Absolute Maximum Ratings (Note 1)
DS90CR217
Transmitter Switching Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified
Symbol
LLHT
Parameter
Min
LVDS Low-to-High Transition Time (Figure 2)
Typ
Max
Units
0.75
1.5
ns
LHLT
LVDS High-to-Low Transition Time (Figure 2)
TCIT
TxCLK IN Transition Time (Figure 3)
0.75
TPPos0
Transmitter Output Pulse Position for Bit0 (Figure 10)
−0.20
0
0.20
ns
TPPos1
Transmitter Output Pulse Position for Bit1
1.48
1.68
1.88
ns
TPPos2
Transmitter Output Pulse Position for Bit2
3.16
3.36
3.56
ns
TPPos3
Transmitter Output Pulse Position for Bit3
4.84
5.04
5.24
ns
TPPos4
Transmitter Output Pulse Position for Bit4
6.52
6.72
6.92
ns
TPPos5
Transmitter Output Pulse Position for Bit5
8.20
8.40
8.60
ns
TPPos6
Transmitter Output Pulse Position for Bit6
9.88
10.08
10.28
ns
TCIP
TxCLK IN Period (Figure 5)
11.76
T
50
ns
TCIH
TxCLK IN High Time (Figure 5)
0.35T
0.5T
0.65T
ns
TCIL
TxCLK IN Low Time (Figure 5)
0.35T
0.5T
0.65T
TSTC
TxIN Setup to TxCLK IN (Figure 5)
THTC
TxIN Hold to TxCLK IN (Figure 5)
1.0
f = 85 MHz
f = 85 MHz
1.5
ns
6.0
ns
ns
2.5
ns
0
ns
TCCD
TxCLK IN to TxCLK OUT Delay @ 25˚C, VCC = 3.3V (Figure 6)
6.3
ns
TPLLS
Transmitter Phase Lock Loop Set (Figure 7)
10
ms
TPDD
Transmitter Powerdown Delay (Figure 9)
100
ns
TJIT
TxCLK IN Cycle-to-Cycle Jitter
2
ns
www.national.com
4
3.8
DS90CR217
AC Timing Diagrams
20190302
FIGURE 1. “Worst Case” Test Pattern
20190303
20190304
FIGURE 2. DS90CR217 (Transmitter) LVDS Output Load and Transition Times
20190307
FIGURE 3. D590CR217 (Transmitter) Input Clock Transition Time
5
www.national.com
DS90CR217
AC Timing Diagrams
(Continued)
20190308
Note 5: Measurements at VDIFF = 0V
Note 6: TCCS measured between earliest and latest LVDS edges
Note 7: TxCLK Differential Low→ High Edge
FIGURE 4. DS90CR217 (Transmitter) Channel-to-Channel Skew
20190309
FIGURE 5. DS90CR217 (Transmitter) Setup/Hold and High/Low Times
20190311
FIGURE 6. DS90CR217 (Transmitter) Clock In to Clock Out Delay
www.national.com
6
DS90CR217
AC Timing Diagrams
(Continued)
20190313
FIGURE 7. DS90CR217 (Transmitter) Phase Lock Loop Set Time
20190316
FIGURE 8. 21 Parallel TTL Data Inputs Mapped to LVDS Outputs (DS90CR217)
20190317
FIGURE 9. Transmitter Powerdown Delay
7
www.national.com
DS90CR217
AC Timing Diagrams
(Continued)
20190319
FIGURE 10. Transmitter LVDS Output Pulse Position Measurement
Applications Information
DS90CR217 Pin Descriptions — Channel Link Transmitter
I/O
No.
TxIN
Pin Name
I
21
TTL level input.
Description
TxOUT+
O
3
Positive LVDS differential data output.
TxOUT−
O
3
Negative LVDS differential data output.
TxCLK IN
I
1
TTL level clock input. The rising edge acts as data strobe. Pin name TxCLK IN. See
Applications Information section.
TxCLK OUT+
O
1
Positive LVDS differential clock output.
TxCLK OUT−
O
1
Negative LVDS differential clock output.
PWR DWN
I
1
TTL level input. Assertion (low input) TRI-STATEs the outputs, ensuring low current at power
down. See Applications Information section.
VCC
I
4
Power supply pins for TTL inputs.
GND
I
5
Ground pins for TTL inputs.
PLL VCC
I
1
Power supply pins for PLL.
PLL GND
I
2
Ground pins for PLL.
LVDS VCC
I
1
Power supply pin for LVDS outputs.
LVDS GND
I
3
Ground pins for LVDS outputs.
The Channel Link devices are intended to be used in a wide
variety of data transmission applications. Depending upon
the application the interconnecting media may vary. For
example, for lower data rate (clock rate) and shorter cable
lengths ( < 2m), the media electrical performance is less
www.national.com
critical. For higher speed/long distance applications the media’s performance becomes more critical. Certain cable constructions provide tighter skew (matched electrical length
between the conductors and pairs). Twin-coax for example,
has been demonstrated at distances as great as 5 meters
8
and EMI due to its construction and double shielding. All of
the design considerations discussed here and listed in the
supplemental application notes provide the subsystem communications designer with many useful guidelines. It is recommended that the designer assess the tradeoffs of each
application thoroughly to arrive at a reliable and economical
cable solution.
(Continued)
and with the maximum data transfer of 1.785 Gbit/s. Additional applications information can be found in the following
National Interface Application Notes:
AN = ####
Topic
AN-1041
Introduction to Channel Link
AN-1108
Channel Link PCB and Interconnect
Design-In Guidelines
AN-1109
Multi-Drop Channel-Link Operation
AN-806
Transmission Line Theory
AN-905
Transmission Line Calculations and
Differential Impedance
AN-916
Cable Information
BOARD LAYOUT
To obtain the maximum benefit from the noise and EMI
reductions of LVDS, attention should be paid to the layout of
differential lines. Lines of a differential pair should always be
adjacent to eliminate noise interference from other signals
and take full advantage of the noise canceling of the differential signals. The board designer should also try to maintain
equal length on signal traces for a given differential pair. As
with any high-speed design, the impedance discontinuities
should be limited (reduce the numbers of vias and no 90
degree angles on traces). Any discontinuities which do occur
on one signal line should be mirrored in the other line of the
differential pair. Care should be taken to ensure that the
differential trace impedance match the differential impedance of the selected physical media (this impedance should
also match the value of the termination resistor that is connected across the differential pair at the receiver’s input).
Finally, the location of the CHANNEL LINK TxOUT pins
should be as close as possible to the board edge so as to
eliminate excessive pcb runs. All of these considerations will
limit reflections and crosstalk which adversely effect high
frequency performance and EMI.
CABLES
A cable interface between the transmitter and receiver needs
to support the differential LVDS pairs. The ideal cable/
connector interface would have a constant 100Ω differential
impedance throughout the path. It is also recommended that
cable skew remain below 90ps (@ 85 MHz clock rate) to
maintain a sufficient data sampling window at the receiver.
In addition to the four or five cable pairs that carry data and
clock, it is recommended to provide at least one additional
conductor (or pair) which connects ground between the
transmitter and receiver. This low impedance ground provides a common-mode return path for the two devices.
Some of the more commonly used cable types for point-topoint applications include flat ribbon, flex, twisted pair and
Twin-Coax. All are available in a variety of configurations and
options. Flat ribbon cable, flex and twisted pair generally
perform well in short point-to-point applications while TwinCoax is good for short and long applications. When using
ribbon cable, it is recommended to place a ground line
between each differential pair to act as a barrier to noise
coupling between adjacent pairs. For Twin-Coax cable applications, it is recommended to utilize a shield on each
cable pair. All extended point-to-point applications should
also employ an overall shield surrounding all cable pairs
regardless of the cable type. This overall shield results in
improved transmission parameters such as faster attainable
speeds, longer distances between transmitter and receiver
and reduced problems associated with EMS or EMI.
The high-speed transport of LVDS signals has been demonstrated on several types of cables with excellent results.
However, the best overall performance has been seen when
using Twin-Coax cable. Twin-Coax has very low cable skew
UNUSED INPUTS
All unused inputs at the TxIN inputs of the transmitter may be
tied to ground or left no connect.
TERMINATION
Use of current mode drivers requires a terminating resistor
across the receiver inputs. The CHANNEL LINK chipset will
normally require a single 100Ω resistor between the true and
complement lines on each differential pair of the receiver
input. The actual value of the termination resistor should be
selected to match the differential mode characteristic impedance (90Ω to 120Ω typical) of the cable. Figure 11 shows an
example. No additional pull-up or pull-down resistors are
necessary as with some other differential technologies such
as PECL. Surface mount resistors are recommended to
avoid the additional inductance that accompanies leaded
resistors. These resistors should be placed as close as
possible to the receiver input pins to reduce stubs and
effectively terminate the differential lines.
20190324
FIGURE 11. LVDS Serialized Link Termination
9
www.national.com
DS90CR217
Applications Information
DS90CR217
Applications Information
(Continued)
COMMON-MODE vs. DIFFERENTIAL MODE NOISE
MARGIN
DECOUPLING CAPACITORS
Bypassing capacitors are needed to reduce the impact of
switching noise which could limit performance. For a conservative approach three parallel-connected decoupling capacitors (Multi-Layered Ceramic type in surface mount form factor) between each VCC and the ground plane(s) are
recommended. The three capacitor values are 0.1 µF, 0.01
µF and 0.001 µF. An example is shown in Figure 12. The
designer should employ wide traces for power and ground
and ensure each capacitor has its own via to the ground
plane. If board space is limiting the number of bypass capacitors, the PLL VCC should receive the most filtering/
bypassing. Next would be the LVDS VCC pins and finally the
logic VCC pins.
The typical signal swing for LVDS is 300 mV centered at
+1.2V. The CHANNEL LINK receiver supports a 100 mV
threshold therefore providing approximately 200 mV of differential noise margin. Common-mode protection is of more
importance to the system’s operation due to the differential
data transmission. LVDS supports an input voltage range of
Ground to +2.4V. This allows for a ± 1.0V shifting of the
center point due to ground potential differences and
common-mode noise.
TRANSMITTER INPUT CLOCK
The transmitter input clock must always be present when the
device is enabled (PWR DWN = HIGH). If the clock is
stopped, the PWR DWN pin must be used to disable the
PLL. The PWR DWN pin must be held low until after the
input clock signal has been reapplied. This will ensure a
proper device reset and PLL lock to occur.
POWER SEQUENCING AND POWERDOWN MODE
Outputs of the CHANNEL LINK transmitter remain in TRISTATE until the power supply reaches 2V. Clock and data
outputs will begin to toggle 10 ms after VCC has reached 3V
and the Powerdown pin is above 1.5V. Either device may be
placed into a powerdown mode at any time by asserting the
Powerdown pin (active low). Total power dissipation for each
device will decrease to 5 µW (typical).
The transmitter input clock may be applied prior to powering
up and enabling the transmitter. The transmitter input clock
may also be applied after power up; however, the use of the
PWR DWN pin is required as described in the Transmitter
Input Clock section. Do not power up and enable (PWR
DWN = HIGH) the transmitter without a valid clock signal
applied to the TxCLK IN pin.
The CHANNEL LINK chipset is designed to protect itself
from accidental loss of power to either the transmitter or
receiver. If power to the transmit board is lost, the receiver
clocks (input and output) stop. The data outputs (RxOUT)
retain the states they were in when the clocks stopped.
When the receiver board loses power, the receiver inputs are
shorted to VCC through an internal diode. Current is limited
(5 mA per input) by the fixed current mode drivers, thus
avoiding the potential for latchup when powering the device.
20190325
FIGURE 12. CHANNEL LINK
Decoupling Configuration
CLOCK JITTER
The CHANNEL LINK devices employ a PLL to generate and
recover the clock transmitted across the LVDS interface. The
width of each bit in the serialized LVDS data stream is
one-seventh the clock period. For example, a 85 MHz clock
has a period of 11.76 ns which results in a data bit width of
1.68 ns. Differential skew (∆t within one differential pair),
interconnect skew (∆t of one differential pair to another) and
clock jitter will all reduce the available window for sampling
the LVDS serial data streams. Care must be taken to ensure
that the clock input to the transmitter be a clean low noise
signal. Individual bypassing of each VCC to ground will minimize the noise passed on to the PLL, thus creating a low
jitter LVDS clock. These measures provide more margin for
channel-to-channel skew and interconnect skew as a part of
the overall jitter/skew budget.
www.national.com
10
DS90CR217
Applications Information
(Continued)
20190326
FIGURE 13. Single-Ended and Differential Waveforms
11
www.national.com
DS90CR217 +3.3V Rising Edge Data Strobe LVDS 21-Bit Channel Link - 85 MHz
Physical Dimensions
inches (millimeters) unless otherwise noted
Order Number DS90CR217MTD
Dimensions in millimeters only
NS Package Number MTD48
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves
the right at any time without notice to change said circuitry and specifications.
For the most current product information visit us at www.national.com.
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS
WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR
CORPORATION. As used herein:
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the body, or
(b) support or sustain life, and whose failure to perform when
properly used in accordance with instructions for use
provided in the labeling, can be reasonably expected to result
in a significant injury to the user.
2. A critical component is any component of a life support
device or system whose failure to perform can be reasonably
expected to cause the failure of the life support device or
system, or to affect its safety or effectiveness.
BANNED SUBSTANCE COMPLIANCE
National Semiconductor follows the provisions of the Product Stewardship Guide for Customers (CSP-9-111C2) and Banned Substances
and Materials of Interest Specification (CSP-9-111S2) for regulatory environmental compliance. Details may be found at:
www.national.com/quality/green.
Lead free products are RoHS compliant.
National Semiconductor
Americas Customer
Support Center
Email: [email protected]
Tel: 1-800-272-9959
www.national.com
National Semiconductor
Europe Customer Support Center
Fax: +49 (0) 180-530 85 86
Email: [email protected]
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790
National Semiconductor
Asia Pacific Customer
Support Center
Email: [email protected]
National Semiconductor
Japan Customer Support Center
Fax: 81-3-5639-7507
Email: [email protected]
Tel: 81-3-5639-7560