IDT IDT70T16L25PFI

PRELIMINARY
HIGH-SPEED 2.5V
16/8K X 9 DUAL-PORT
STATIC RAM
IDT70T16/5L
Features
◆
◆
◆
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
High-speed access
– Commercial:20/25ns (max.)
– Industrial: 25ns (max.)
Low-power operation
– IDT70T16/5L
Active: 200mW (typ.)
Standby: 600µW (typ.)
◆
IDT70T16/5 easily expands data bus width to 18 bits or
more using the Master/Slave select when cascading more
than one device
◆
◆
◆
◆
◆
◆
◆
◆
M/S = VIH for BUSY output flag on Master
M/S = VIL for BUSY input on Slave
Busy and Interrupt Flag
On-chip port arbitration logic
Full on-chip hardware support of semaphore signaling
between ports
Fully asynchronous operation from either port
LVTTL-compatible, single 2.5V (±100mV) power supply
Available in an 80-pin TQFP and 100-pin fpBGA
Industrial temperature range (–40°C to +85°C) is available
for selected speeds
Functional Block Diagram
OEL
OER
CEL
R/WL
CER
R/WR
I/O0L- I/O8L
I/O0R-I/O8R
I/O
Control
I/O
Control
(2,3)
BUSYL
A13L(1)
A0L
BUSYR(2,3)
Address
Decoder
MEMORY
ARRAY
14
CEL
OEL
R/WL
SEML
(3)
INTL
Address
Decoder
A13R(1)
A0R
14
ARBITRATION
INTERRUPT
SEMAPHORE
LOGIC
M/S
CER
OER
R/WR
SEMR
(3)
INTR
5663 drw 01
NOTES:
1. A 13 is a NC for IDT70T15.
2. (MASTER): BUSY is output; (SLAVE): BUSY is input.
3. BUSY outputs and INT outputs are non-tri-stated push-pull drivers.
AUGUST 2002
1
©2002 Integrated Device Technology, Inc.
DSC 5663/1
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
Description
reads or writes to any location in memory. An automatic power down
feature controlled by CE permits the on-chip circuitry of each port to enter
a very low standby power mode.
Fabricated using IDT’s CMOS high-performance technology, these
devices typically operate on only 200mW of power.
The IDT70T16/5 is packaged in an 80-pinTQFP (Thin Quad Flatpack)
and a 100-pin fpBGA (fine pitch Ball Grid array) .
The IDT70T16/5 is a high-speed 16/8K x 9 Dual-Port Static RAM.
The IDT70T16/5 is designed to be used as stand-alone Dual-Port RAMs
or as a combination MASTER/SLAVE Dual-Port RAM for 18-bit-or-more
wider systems. Using the IDT MASTER/SLAVE Dual-Port RAM approach in 18-bit or wider memory system applications results in full-speed,
error-free operation without the need for additional discrete logic.
This device provides two independent ports with separate control,
address, and I/O pins that permit independent, asynchronous access for
A11L
A10L
A9L
A8L
68
67
66
65
64
63
62
NC
NC
VDD
A12L
70
69
A7L
A6L
NC
A13L(1)
72
71
SEML
CEL
NC
I/O1L
I/O0L
I/O8L
07/11/02
OEL
R/WL
Pin Configurations(1,2,3,4)
I/O3L
I/O4L
I/O5L
VSS
I/O6L
I/O7L
VDD
61
74
73
75
79
78
77
76
NC
I/O2L
80
INDEX
60
59
NC
A5L
A4L
5
58
57
56
6
7
8
55
54
53
A1L
A0L
INTL
52
51
50
BUSYL
VSS
M/S
BUSYR
1
2
3
4
IDT70T16/5PF
PN80-1(5)
9
NC
VSS
10
11
I/O0R
12
I/O1R
I/O2R
VDD
13
14
15
48
47
I/O3R
I/O4R
16
17
45
I/O5R
I/O6R
NC
18
44
43
19
20
42
41
80-Pin TQFP
Top View(6)
49
40
39
37
38
36
35
33
34
32
30
31
29
27
28
26
24
25
22
23
21
46
A3L
A2L
INTR
A0R
A1R
A2R
A3R
A4R
NC
NC
NOTES:
1. A13 is a NC for IDT70T15.
2. All VDD pins must be connected to power supply.
3. All VSS pins must be connected to ground supply.
4. Package body is approximately 1.18 in x 1.18 in x 0.16 in.
5. This package code is used to reference the package diagram.
6. This text does not imply orientation of Part-marking.
2
6.42
NC
A5R
NC
A6R
A9R
A8R
A7R
A12R
A11R
A10R
A13R(1)
VSS
NC
NC
R/WR
SEMR
CER
I/O7R
I/O8R
OER
,
5663 drw 02
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
Pin Configurations (con't.)(1,2,3,4)
IDT70T16/5BF
BF100(5)
100-Pin fpBGA
Top View(6)
08/14/02
A1
A6R
B1
NC
C1
A3R
D1
A1R
E1
A2
A9R
B2
NC
C2
A4R
D2
INTR
E2
M/S BUSY R
F1
VSS
G1
INTL
H1
A2L
J1
A4L
K1
A7L
F2
BUSYL
G2
A3L
H2
A5L
J2
A8L
K2
A9L
A3
A4
A12R
B3
A8R
C3
A5R
D3
A2R
E3
A0R
F3
A0L
G3
A6L
H3
A10L
J3
A11L
K3
A12L
NC
B4
A10R
C4
A7R
D4
NC
E4
A1L
F4
NC
G4
NC
H4
NC
J4
NC
K4
NC
A6
A5
VSS
VSS
B6
B5
NC
NC
C6
C5
NC
NC
D6
D5
A11R
NC
E6
E5
VSS
VSS
F6
F5
VDD
VSS
G5
G6
SEML
NC
H6
H5
NC
J5
NC
K5
VDD
CEL
A7
NC
B7
A8
B8
A13R(1) OER
C7
C8
CER
D7
NC
D8
SEMR
E7
I/O4R
F7
VDD
G7
NC
H7
I/O8L
A9
R/WR
NC
E8
I/O2R
NC
NC
I/O3R
D9
D10
I/O5R
E9
I/O5L
G8
I/O3L
H8
NC
I/O0R
NC
VDD
F10
I/O6L
G9
I/O7L
G10
VSS
I/O4L
H9
H10
NC
K9
K8
I/O1R
E10
F9
F8
I/O6R
C10
C9
K6
NC
B10
I/O8R
J9
K7
I/O7R
B9
J8
J6
J7
A13L(1) R/WL
NC
VDD
A10
I/O2L
J10
VSS
I/O1L
K10
OEL
I/O0L
5 6 63 d rw 0 3
NOTES:
1. A 13 is a NC for IDT70T15.
2. All V DD pins must be connected to power supply.
3. All V SS pins must be connected to ground.
4. BF-100 package body is approximately 10mm x 10mm x 1.4mm with 0.8mm ball pitch.
5. This package code is used to reference the package diagram.
6. This text does not indicate orientation of the actual part marking.
6.42
3
,
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
Pin Names
Left Port
Right Port
Names
CEL
CER
Chip Enable
R/WL
R/WR
Read/Write Enable
OER
OEL
(1)
Output Enable
(1)
A0L - A13L
A0R - A13R
Address
I/O0L - I/O8L
I/O0R - I/O8R
Data Input/Output
SEML
SEMR
Semaphore Enable
INTL
INTR
Interrupt Flag
BUSYL
BUSYR
Busy Flag
M/S
Master or Slave Select
VDD
Power (2.5V)
VSS
Ground (0V)
5663 tbl 01
NOTE:
1. A13 is a NC for IDT70T15.
Truth Table I: Non-Contention Read/Write Control
Inputs(1)
Outputs
CE
R/W
OE
SEM
I/O0-8
H
X
X
H
High-Z
Deselcted: Power-Down
L
L
X
H
DATAIN
Write to Memory
L
H
L
H
DATAOUT
X
X
H
X
High-Z
Mode
Read Memory
Outputs Disabled
5663 tbl 02
NOTE:
1.
Condition: A0L — A13L ≠ A0R — A13R
Truth Table II: Semaphore Read/Write Control(1)
Inputs
Outputs
CE
R/W
OE
SEM
I/O0-8
H
H
L
L
DATAOUT
H
↑
X
L
DATA IN
L
X
X
L
____
Mode
Read Semaphore Flag Data Out (I/O0 - I/O8)
Write I/O0 into Semaphore Flag
Not Allowed
NOTE:
1. There are eight semaphore flags written to via I/O0 and read from all I/Os (I/O0-I/O8). These eight semaphores are addressed by A0 - A2.
4
6.42
5663 tbl 03
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
Absolute Maximum Ratings(1)
S ym b o l
Ratin g
Co m m ercial
& In du strial
Un it
V TERM (2 )
Te rm in al V o ltag e
w ith R e s p e c t to G N D
-0.5 to + 3 .6
V
T BIAS (3 )
Te m p e ra tu re U n d e r B ia s
-55 to + 1 25
o
Grade
Co m m e rc ial
C
T STG
S to ra g e Te m p e ra ture
-65 to + 1 50
o
C
T JN
J u n c tio n Te m p e rature
+ 15 0
o
C
IOUT
D C O u tp u t C urre nt
50
Maximum Operating
Temperature and Supply Voltage(1)
Am bient
Tem perature
GND
V DD
0 OC to + 70 O C
0V
2.5V + 100m V
0V
2.5V + 100m V
O
O
-40 C to + 85 C
Ind ustrial
NOTES:
1. This is the parameter TA. This is the "instant on" case temperature.
5663 tbl 05
mA
5 6 63 tb l 04
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may
cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions above
those indicated in the operational sections of this specification is not implied.
Exposure to absolute maximum rating conditions for extended periods may
affect reliability.
2. VTERM must not exceed VDD+ 0.3V.
3. Ambient Temperature Under Bias. No AC Conditions. Chip Deselected.
Recommended DC Operating
Conditions
S y m b ol
P aram eter
M in.
Typ.
M ax.
Un it
2.4
2.5
2.6
V
0
0
0
V
In p u t H ig h Vo lta g e
1.7
_ __ _
V D D + 0 . 3 (2 )
V
In p u t L o w V o lta g e
-0 .3 (1 )
_ __ _
0.7
V
V DD
S u p p ly Vo lta g e
V SS
G ro u n d
V IH
V IL
5 6 63 tb l 06
NOTES:
1. VIL > -1.5V for pulse width less than 10ns.
2. VTERM must not exceed VDD + 0.3V.
Capacitance(1)(TA = +25°C, f = 1.0MHz)
Sym bol
C IN
Param eter
Inp ut Cap acitanc e
C O UT
Outp ut Cap ac itance
Conditions (2)
M ax.
Unit
V IN = 3d V
9
pF
V O UT = 3d V
10
pF
5663 tbl 07
NOTES:
1. This parameter is determined by device characteristics but is not production
tested.
2. 3dV references the interpolated capacitance when the input and output signals
switch from 0V to 3V or from 3V to 0V .
DC Electrical Characteristics Over the
Operating Temperature and Supply Voltage Range (VDD = 2.5V ± 100mV)
70T 16/ 5L
S y m bo l
P ara m eter
(1 )
|ILI|
Inp ut Le ak ag e C urre nt
|ILO |
O utp ut L e ak ag e C urre nt
T est C on d itio ns
M in.
M a x.
Un it
V DD = 2.6V, V IN = 0V to V DD
__ _
5
µA
CE = V IH , V O UT = 0V to V DD
__ _
5
µA
0. 4
V
__ _
V
VOL
O utp ut L o w Vo ltag e
IO L = + 2m A
__ _
V OH
O utp ut H ig h Vo ltag e
IOH = -2m A
2. 0
5663 tb l 0 8
NOTE:
1. At VDD < 2.0V, Input leakages are undefined.
6.42
5
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
DC Electrical Characteristics Over the Operating
Temperature and Supply Voltage Range (VDD = 2.5V ± 100mV)
70T16/5L20
Com 'l Only
S ym bol
ID D
IS B 1
IS B 2
IS B 3
IS B 4
P aram eter
Test Condition
70T16/5L25
Com 'l
& Ind
Typ. (2)
Max.
Typ. (2)
Max.
Unit
L
80
140
70
130
mA
____
V ersion
Dynam ic Op e rating
Curre nt
(B o th P o rts Ac tive )
CE = V I L, Outp uts Dis ab le d
SEM = V IH
f = fM A X (3)
COM 'L
IND
L
____
100
160
S tand b y Curre nt
(B o th P o rts - TTL
Le ve l Inp uts )
CER and CEL = V IH
SEMR = SEML = V IH
f = fM A X (3)
COM 'L
L
12
20
7
17
IND
L
____
____
12
25
S tand b y Curre nt
(One P o rt - TTL
Le ve l Inp uts )
CE"A " = V I L and CE" B " = V IH
A ctive P o rt Outp uts Disab le d ,
f=fM A X (3)
SEMR = SEML = V IH
COM 'L
L
55
90
40
80
L
____
----
55
100
B o th P o rts CEL and
CER > V D D - 0.2V,
V IN > V D D - 0.2V o r
V IN < 0.2 V, f = 0 (4)
SEMR = SEML > V D D -0.2V
COM 'L
L
0.05
2.5
0.05
2.5
L
____
____
0.2
5.0
CE"A " < 0.2V and
CE"B " > V D D - 0.2V (1)
SEMR = SEML > V D D -0.2V
V IN > V D D - 0.2V o r V IN < 0.2V
A ctive P o rt Outp uts Disab le d ,
f = fM A X (3)
COM 'L
L
55
90
40
80
L
____
____
55
100
Full S tand b y Curre nt
(B o th P o rts CM OS Le ve l Inp uts)
Full S tand b y Curre nt
(One P o rt CM OS Le ve l Inp uts)
(1)
IND
IND
IND
mA
mA
mA
mA
5663 tb l 0 9
NOTES:
1. Port "A" may be either left or right port. Port "B" is the opposite from port "A".
2. VDD = 2.5V, TA = +25°C, and are not production tested. IDD dc = 85mA (typ.)
3. At f = fMAX, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/t RC, and using “AC Test Conditions” of input
levels of GND to 3V.
4. f = 0 means no address or control lines change.
Output Loads and
AC Test Conditions
Input Pulse Levels
50Ω
GND to 2.5V
Input Rise/Fall Times
3ns Max.
DATAOUT
Input Timing Reference Levels
1.25V
Output Reference Levels
1.25V
BUSY
INT
Output Load
50Ω
1.25V
10pF / 5pF*
(Tester)
Figures 1
5663 tbl 10
Figure 1. AC Output Test Load
*(For tLZ , tHZ, tWZ, t OW)
Timing of Power-Up / Power-Down
CE
tPU
tPD
ICC
50%
50%
ISB
5663 drw 06
6
6.42
,
5663 drw 04
,
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage Range
70T16/5L20
Com'l Only
Sym bol
Param eter
70T16/5L25
Com'l
& Ind
Min.
Max.
Min.
Max.
Unit
Re ad Cy c le Tim e
20
____
25
____
ns
A d d re s s A c c e s s Tim e
____
20
____
25
ns
READ CYCLE
tRC
tAA
Chip E nab le A c c e s s Tim e
(3 )
____
20
____
25
ns
tAB E
B y te E nab le A c c e s s Tim e
(3 )
____
20
____
25
ns
tA OE
Outp ut E nab le A c c e s s Tim e (3 )
____
12
____
13
ns
tOH
Outp ut Ho ld fro m A d d re s s Chang e
3
____
3
____
ns
tL Z
Outp ut Lo w-Z Tim e (1,2)
3
____
3
____
ns
tHZ
Outp ut Hig h-Z Tim e (1,2)
____
12
____
15
ns
0
____
0
____
ns
____
20
____
25
ns
10
____
10
____
ns
____
20
____
25
ns
tACE
(1,2)
tP U
Chip E nab le to P o we r Up Tim e
tP D
Chip Dis ab le to P o we r Do wn Tim e (1,2)
tS OP
S e m ap ho re Flag Up d ate P uls e (OE o r SEM)
tS AA
S e m ap ho re A d d re s s A c c e s s (3 )
5 663 tb l 11
NOTES:
1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure1).
2. This parameter is guaranteed by device characterization, but is not production tested.
3. To access RAM, CE = VIL and SEM = VIH. To access semaphore, CE = VIH and SEM = VIL.
Waveform of Read Cycles(5)
tRC
ADDR
(4)
CE
tAA
(4)
tACE
tAOE
(4)
OE
R/W
tLZ
tOH
(1)
(4)
DATAOUT
VALID DATA
tHZ (2)
BUSYOUT
tBDD
(3,4)
5663 drw 05
NOTES:
1. Timing depends on which signal is asserted last, OE or CE.
2. Timing depends on which signal is de-asserted first, CE or OE.
3. tBDD delay is required only in cases where the opposite port is completing a write operation to the same address location. For simultaneous read operations BUSY
has no relation to valid output data.
4. Start of valid data depends on which timing becomes effective last: tAOE, tACE, tAA or tBDD .
5. SEM = VIH.
6.42
7
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage
70T16/5L20
Com 'l Only
Sym bol
Param eter
70T16/5L25
Com 'l
& Ind
M in.
M ax.
M in.
M ax.
Unit
WRITE CYCLE
tW C
W rite Cy cle Tim e
20
____
25
____
ns
tE W
Chip E nab le to E nd -o f-W rite (3)
15
____
20
____
ns
tA W
A d d re ss Valid to E nd -o f-W rite
15
____
20
____
ns
0
____
0
____
ns
15
____
20
____
ns
0
____
0
____
ns
15
____
15
____
ns
____
12
____
15
ns
0
____
0
____
ns
____
tA S
tW P
tW R
tDW
tHZ
tDH
A d d re ss S e t-up Tim e
(3)
W rite P ulse W id th
Write Re co v e ry Time
Data Valid to E nd -o f-W rite
Outp ut Hig h-Z Tim e
Data Ho ld Time
(1 ,2 )
(4)
(1 ,2 )
tW Z
W rite E na b le to Outp ut in Hig h-Z
12
____
15
ns
tO W
O utp ut A ctive fro m E nd -o f-W rite (1, 2 ,4 )
0
____
0
____
ns
tSW R D
SEM F lag W rite to Re ad Tim e
5
____
5
____
ns
tSP S
SEM Flag Co nte ntio n W ind o w
5
____
5
____
ns
5663 tb l 1 2
NOTES:
1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 1).
2. This parameter is guaranteed by device characterization, but is not production tested.
3. To access RAM, CE = VIL and SEM = VIH. To access semaphore, CE = VIH and SEM = VIL. Either condition must be valid for the entire tEW time.
4. The specification for tDH must be met by the device supplying write data to the SRAM under all operating conditions. Although tDH and tOW values will vary over
voltage and temperature, the actual tDH will always be smaller than the actual t OW.
8
6.42
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
Timing Waveform of Write Cycle No. 1, R/W Controlled Timing(1,5,8)
tWC
ADDRESS
tHZ (7)
OE
tAW
(9)
CE or SEM
tWP (2)
tAS (6)
tWR
(3)
R/W
tLZ
DATAOUT
tWZ (7)
tOW
(4)
(4)
tDW
tDH
DATAIN
5663 drw 07
Timing Waveform of Write Cycle No. 2, CE Controlled Timing(1,5)
tWC
ADDRESS
tAW
CE or SEM
(9)
(6)
tAS
(3)
tEW (2)
tWR
R/W
tDW
tDH
DATAIN
5663 drw 08
NOTES:
1. R/W or CE must be HIGH during all address transitions.
2. A write occurs during the overlap (tEW or tWP ) of a LOW CE and a LOW R/W for memory array writing cycle.
3. tWR is measured from the earlier of CE or R/W (or SEM or R/W) going HIGH to the end of write cycle.
4. During this period, the I/O pins are in the output state and input signals must not be applied.
5. If the CE or SEM LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the High-impedance state.
6. Timing depends on which enable signal is asserted last, CE or R/W.
7. This parameter is guaranteed by device characterization but is not production tested. Transition is measured 0mV from steady state with the Output Test Load
(Figure 1).
8. If OE is LOW during R/W controlled write cycle, the write pulse width must be the larger of tWP or (tWZ + t DW) to allow the I/O drivers to turn off and data to be
placed on the bus for the required tDW. If OE is HIGH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as
the specified tWP .
9. To access RAM, CE = VIL and SEM = VIH. To access Semaphore, CE = VIH and SEM = VIL. tEW must be met for either condition.
6.42
9
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
Timing Waveform of Semaphore Read after Write Timing, Either Side(1)
tSAA
VALID ADDRESS
A0-A2
VALID ADDRESS
tWR
tAW
tACE
tEW
SEM
tOH
tDW
DATAIN
VALID
I/O
tAS
tWP
tSOP
DATAOUT
VALID(2)
tDH
R/W
tAOE
tSWRD
OE
Read Cycle
Write Cycle
5663 drw 09
NOTES:
1. CE = VIH for the duration of the above timing (both write and read cycle).
2. “DATAOUT VALID” represents all I/O's (I/O0-I/O8) equal to the semaphore value.
Timing Waveform of Semaphore Write Condition(1,3,4)
A0"A"-A2
(2)
SIDE
"A"
"A"
MATCH
R/W"A"
SEM"A"
tSPS
A0"B"-A2
(2)
SIDE
"B"
MATCH
"B"
R/W"B"
SEM"B"
5663 drw 10
NOTES:
1. DOR = D OL =VIH, CER = CEL =VIH.
2. All timing is the same for left and right ports. Port“A” may be either left or right port. “B” is the opposite port from “A”.
3. This parameter is measured from R/W“A” or SEM“A” going HIGH to R/W“B” or SEM“B” going HIGH.
4. If tSPS is not satisfied, there is no guarantee which side will obtain the semaphore flag.
10
6.42
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage Range
70T16/5L20
Com 'l Only
Sym bol
Param eter
70T16/5L25
Com 'l
& Ind
M in.
M ax.
M in.
M ax.
Unit
20
____
20
ns
20
____
20
ns
BUSY TIM ING (M /S = V IH )
tBAA
BUSY A cc e ss Tim e fro m A d d re s s M atch
____
tBDA
BUSY Dis ab le Tim e fro m A d d re s s No t M atche d
____
tBAC
BUSY A c ce ss Tim e fro m Chip E nab le LOW
____
20
____
20
ns
tBDC
BUSY Dis ab le Tim e fro m Chip E nab le HIGH
____
17
____
17
ns
5
____
5
____
ns
____
30
____
30
ns
15
____
17
____
ns
0
____
0
____
ns
15
____
17
____
ns
tAPS
A rb itratio n P rio rity S e t-up Time
tBDD
BUSY Disab le to Valid Data
tWH
W rite Ho ld A fte r BUSY
(2)
(3)
(5)
BUSY TIM ING (M /S = V IL )
tWB
BUSY Inp ut to W rite (4)
tWH
W rite Ho ld A fte r BUSY
(5)
PORT-TO-PORT DELAY TIM ING
tWDD
W r ite P uls e to Data De lay (1)
____
45
____
50
ns
tDDD
W rite Data Va lid to Re ad Data De lay (1)
____
35
____
35
ns
5663 tb l 1 3
NOTES:
1. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveformof Write with Port-to-Port Read and BUSY (M/S = VIH )".
2. To ensure that the earlier of the two ports wins.
3. tBDD is a calculated parameter and is the greater of 0, tWDD – tWP (actual) or tDDD – tDW (actual).
4. To ensure that the write cycle is inhibited on Port "B" during contention on Port "A".
5. To ensure that a write cycle is completed on Port "B" after contention on Port "A".
6. 'X' in part numbers indicates power rating (S or L).
Timing Waveform of Read with BUSY(2,4,5) (M/S = VIH)
tWC
MATCH
ADDR"A"
tWP
R/W"A"
tDH
tDW
VALID
DATAIN "A"
tAPS (1)
MATCH
ADDR"B"
tBDA
tBDD
BUSY"B"
tWDD
DATAOUT "B"
VALID
(3)
tDDD
NOTES:
1. To ensure that the earlier of the two ports wins. tAPS is ignored for M/S=VIL.
2. CEL = CER = VIL.
3. OE = VIL for the reading port.
4. If M/S=VIL (SLAVE), BUSY is an input. Then for this example BUSY“A” = VIH and BUSY“B” input is shown above.
5. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from Port "A".
6.42
11
5663 drw 11
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
Timing Waveform of Write with BUSY(3)
tWP
R/W"A"
tWB
BUSY"B"
tWH
R/W"B"
(1)
(2)
5663 drw 12
NOTES:
1. tWH must be met for both BUSY input (SLAVE) and output (MASTER).
2. BUSY is asserted on port "B" blocking R/W"B", until BUSY"B" goes HIGH.
3. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from Port "A".
Waveform of BUSY Arbitration Controlled by CE Timing(1) (M/S = VIH)
ADDR"A"
and "B"
ADDRESSES MATCH
CE"A"
tAPS (2)
CE"B"
tBAC
tBDC
BUSY"B"
5663 drw 13
Waveform of BUSY Arbitration Cycle Controlled by Address Match
Timing(1) (M/S = VIH)
ADDR"A"
ADDRESS "N"
tAPS
(2)
ADDR"B"
MATCHING ADDRESS "N"
tBAA
tBDA
BUSY"B"
5663 drw 14
NOTES:
1. All timing is the same for left and right ports. Port “A” may be either the left or right port. Port “B” is the port opposite from “A”.
2. If tAPS is not satisfied, the BUSY signal will be asserted on one side or another but there is no guarantee on which side BUSY will be asserted.
12
6.42
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage Range
70T16/5L20
Co m 'l O nly
S ym bo l
P aram eter
70T16/5L25
Co m 'l
& In d
M in .
M ax.
M in .
M ax.
Unit
0
___ _
0
___ _
ns
0
___ _
0
___ _
ns
20
___ _
20
ns
20
___ _
20
INT E RRUP T TIM ING
tA S
A d d re s s S e t-u p Tim e
W rite R e c o v e ry Tim e
tW R
tIN S
tIN R
In te rru p t S e t Tim e
___ _
In te rru p t R e s e t Tim e
___ _
ns
5663 tb l 1 4
Waveform of Interrupt Timing(1)
tWC
ADDR"A"
INTERRUPT SET ADDRESS
tAS
(2)
(3)
tWR
(4)
CE"A"
R/W"A"
tINS
(3)
INT"B"
5663 drw 15
tRC
ADDR"B"
INTERRUPT CLEAR ADDRESS
(2)
tAS (3)
CE"B"
OE"B"
tINR
(3)
INT"B"
5663 drw 16
NOTES:
1. All timing is the same for left and right ports. Port “A” may be either the left or right port. Port “B” is the port opposite from “A”.
2. See Interrupt truth table.
3. Timing depends on which enable signal (CE or R/W) is asserted last.
4. Timing depends on which enable signal (CE or R/W) is de-asserted first.
6.42
13
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
Truth Table III — Interrupt Flag(1)
Left Port
CEL
R/WL
L
OEL
L
X
X
X
X
3FFF
L
(4)
X
X
X
L
INTL
A13L-A0L
X
X
X
Right Port
X
X
3FFE
X
X
X
L
OER
L
L
L
X
(2)
X
X
X
H
A13R-A0R
X
(3)
L
(4)
CER
R/WR
INTR
Function
(2)
Set Right INTR Flag
(3)
X
L
3FFF
(4)
H
Reset Right INTR Flag
3FFE
(4)
X
Set Left INTL Flag
X
Reset Left INTL Flag
X
5663 tbl 15
NOTES:
1. Assumes BUSY L = BUSYR = VIH.
2. If BUSYL = VIL, then no change.
3. If BUSYR = VIL, then no change.
4. A13 is a NC for IDT70T15, therefore Interrupt Addresses are 1FFF and 1FFE.
Truth Table IV — Address BUSY
Arbitration
Inputs
Outputs
(4)
CEL
CER
AOL-A13L
AOR-A13R
BUSYL(1)
BUSYR(1)
Function
X
X
NO MATCH
H
H
Normal
H
X
MATCH
H
H
Normal
X
H
MATCH
H
H
Normal
L
L
MATCH
(2)
(2)
Write Inhibit(3)
5663 tbl 16
NOTES:
1. Pins BUSYL and BUSYR are both outputs when the part is configured as a master. Both are inputs when configured as a slave. BUSYX outputs on the
IDT70T16/5 are push-pull, not open drain outputs. On slaves the BUSYX input internally inhibits writes.
2. "L" if the inputs to the opposite port were stable prior to the address and enable inputs of this port. "H" if the inputs to the opposite port became stable after the address
and enable inputs of this port. If tAPS is not met, either BUSYL or BUSY R = LOW will result. BUSYL and BUSYR outputs can not be LOW simultaneously.
3. Writes to the left port are internally ignored when BUSYL outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored
when BUSYR outputs are driving LOW regardless of actual logic level on the pin.
4. A13 is a NC for IDT70T15. Address comparison will be for A0 - A12 .
Truth Table V — Example of Semaphore Procurement Sequence(1,2,3)
Functions
D0 - D8 Left
D0 - D8 Right
Status
No Action
1
1
Semaphore free
Left Port Writes "0" to Semaphore
0
1
Left port has semaphore token
Right Port Writes "0" to Semaphore
0
1
No change. Right side has no write access to semaphore
Left Port Writes "1" to Semaphore
1
0
Right port obtains semaphore token
Left Port Writes "0" to Semaphore
1
0
No change. Left port has no write access to semaphore
Right Port Writes "1" to Semaphore
0
1
Left port obtains semaphore token
Left Port Writes "1" to Semaphore
1
1
Semaphore free
Right Port Writes "0" to Semaphore
1
0
Right port has semaphore token
Right Port Writes "1" to Semaphore
1
1
Semaphore free
Left Port Writes "0" to Semaphore
0
1
Left port has semaphore token
Left Port Writes "1" to Semaphore
1
1
Semaphore free
NOTES:
1. This table denotes a sequence of events for only one of the eight semaphores on the IDT70T16/5.
2. There are eight semaphore flags written to via I/O0 and read from all I/Os (I/O0 - I/O8). These eight semaphores are addressed by A 0 - A2.
e. CE = VIH, SEM = VIL to access the semaphores. Refer to the semaphore Read/Write Truth Table.
14
6.42
5663 tbl 17
BUSY (L)
CE
MASTER
Dual Port
RAM
BUSY (L) BUSY (R)
CE
SLAVE
Dual Port
RAM
BUSY (L) BUSY (R)
MASTER
CE
Dual Port
RAM
BUSY (L) BUSY (R)
SLAVE
CE
Dual Port
RAM
BUSY (L) BUSY (R)
DECODER
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
BUSY (R)
5663 drw 17
Figure 3. Busy and chip enable routing for both width and depth expansion with IDT70T16/5 RAMs.
Functional Description
The IDT70T16/5 provides two ports with separate control, address
and I/O pins that permit independent access for reads or writes to any
location in memory. The IDT70T16/5 has an automatic power down
feature controlled by CE. The CE controls on-chip power down circuitry
that permits the respective port to go into a standby mode when not selected
(CE HIGH). When a port is enabled, access to the entire memory array
is permitted.
Interrupts
If the user chooses the interrupt function, a memory location (mail
box or message center) is assigned to each port. The left port
interrupt flag (INTL) is asserted when the right port writes to memory
location 3FFE where a write is defined as the CE = R/W = VIL per
Truth Table III. The left port clears the interrupt by an address location
3FFE access when CER =OER =VIL, R/W is a "don't care". Likewise,
the right port interrupt flag (INTR) is asserted when the left port writes
to memory location 3FFF(1FFE or 1FFF for IDT70T15) and to clear
the interrupt flag (INTR), the right port must access memory location
3FFF. The message (9 bits) at 3FFE or 3FFF(1FFE or 1FFF for
IDT70T15) is user-defined since it is in an addressable SRAM
location. If the interrupt function is not used, address locations 3FFE
and 3FFF (1FFE or 1FFF for IDT70T15) are not used as mail boxes
but are still part of the random access memory. Refer to Truth Table
III for the interrupt operation.
Busy Logic
Busy Logic provides a hardware indication that both ports of the RAM
have accessed the same location at the same time. It also allows one of the
two accesses to proceed and signals the other side that the RAM is “busy”.
The BUSY pin can then be used to stall the access until the operation on
the other side is completed. If a write operation has been attempted from
the side that receives a BUSY indication, the write signal is gated internally
to prevent the write from proceeding.
The use of BUSY logic is not required or desirable for all applications.
In some cases it may be useful to logically OR the BUSY outputs together
and use any BUSY indication as an interrupt source to flag the event of
an illegal or illogical operation. If the write inhibit function of BUSY logic is
not desirable, the BUSY logic can be disabled by placing the part in slave
mode with the M/S pin. Once in slave mode the BUSY pin operates solely
as a write inhibit input pin. Normal operation can be programmed by tying
the BUSY pins HIGH. If desired, unintended write operations can be
prevented to a port by tying the BUSY pin for that port LOW.
The BUSY outputs on the IDT70T16/5 RAM in master mode, are
push-pull type outputs and do not require pull up resistors to operate. If
these RAMs are being expanded in depth, then the BUSY indication for
the resulting array requires the use of an external AND gate.
Width Expansion Busy Logic
Master/Slave Arrays
When expanding an IDT70T16/5 RAM array in width while using
BUSY logic, one master part is used to decide which side of the RAM
array will receive a BUSY indication, and to output that indication. Any
number of slaves to be addressed in the same address range as the
master use the BUSY signal as a write inhibit signal. Thus on the
IDT70T16/5 RAM the BUSY pin is an output if the part is used as a
master (M/S pin = H), and the BUSY pin is an input if the part used as
a slave (M/S pin = L) as shown in Figure 3.
If two or more master parts were used when expanding in width, a split
decision could result with one master indicating BUSY on one side of the
array and another master indicating BUSY on one other side of the array.
This would inhibit the write operations from one port for part of a word and
inhibit the write operations from the other port for the other part of the word.
The BUSY arbitration, on a master, is based on the chip enable and
address signals only. It ignores whether an access is a read or write. In
a master/slave array, both address and chip enable must be valid long
enough for a BUSY flag to be output from the master before the actual write
pulse can be initiated with the R/W signal. Failure to observe this timing can
result in a glitched internal write inhibit signal and corrupted data in the
slave.
Semaphores
The IDT70T16/5 are extremely fast Dual-Port 16/8Kx9 Static RAMs
with an additional 8 address locations dedicated to binary semaphore flags.
These flags allow either processor on the left or right side of the Dual-Port
RAM to claim a privilege over the other processor for functions defined by
the system designer’s software. As an example, the semaphore can be
used by one processor to inhibit the other from accessing a portion of the
Dual-Port RAM or any other shared resource.
The Dual-Port RAM features a fast access time, and both ports are
completely independent of each other. This means that the activity on the
left port in no way slows the access time of the right port. Both ports are
6.42
15
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
identical in function to standard CMOS Static RAM and can be read from,
or written to, at the same time with the only possible conflict arising from the
simultaneous writing of, or a simultaneous READ/WRITE of, a nonsemaphore location. Semaphores are protected against such ambiguous
situations and may be used by the system program to avoid any conflicts
in the non-semaphore portion of the Dual-Port RAM. These devices have
an automatic power-down feature controlled by CE, the Dual-Port RAM
enable, and SEM, the semaphore enable. The CE and SEM pins control
on-chip power down circuitry that permits the respective port to go into
standby mode when not selected. This is the condition which is shown in
Truth Table I where CE and SEM are both HIGH.
Systems which can best use the IDT70T16/5 contain multiple processors or controllers and are typically very high-speed systems which are
software controlled or software intensive. These systems can benefit from
a performance increase offered by the IDT70T16/5's hardware semaphores, which provide a lockout mechanism without requiring complex
programming.
Software handshaking between processors offers the maximum in
system flexibility by permitting shared resources to be allocated in varying
configurations. The IDT70T16/5 does not use its semaphore flags to
control any resources through hardware, thus allowing the system
designer total flexibility in system architecture.
An advantage of using semaphores rather than the more common
methods of hardware arbitration is that wait states are never incurred in
either processor. This can prove to be a major advantage in very highspeed systems.
How the Semaphore Flags Work
The semaphore logic is a set of eight latches which are independent
of the Dual-Port RAM. These latches can be used to pass a flag, or token,
from one port to the other to indicate that a shared resource is in use. The
semaphores provide a hardware assist for a use assignment method
called “Token Passing Allocation.” In this method, the state of a semaphore
latch is used as a token indicating that shared resource is in use. If the left
processor wants to use this resource, it requests the token by setting the
latch. This processor then verifies its success in setting the latch by reading
it. If it was successful, it proceeds to assume control over the shared
resource. If it was not successful in setting the latch, it determines that the
right side processor has set the latch first, has the token and is using the
shared resource. The left processor can then either repeatedly request
that semaphore’s status or remove its request for that semaphore to
perform another task and occasionally attempt again to gain control of the
token via the set and test sequence. Once the right side has relinquished
the token, the left side should succeed in gaining control.
The semaphore flags are active LOW. A token is requested by writing
a zero into a semaphore latch and is released when the same side writes
a one to that latch.
The eight semaphore flags reside within the IDT70T16/5 in a separate
memory space from the Dual-Port RAM. This address space is accessed
by placing a LOW input on the SEM pin (which acts as a chip select for the
semaphore flags) and using the other control pins (Address, OE, and
R/W) as they would be used in accessing a standard static RAM. Each
of the flags has a unique address which can be accessed by either side
through address pins A0 – A2. When accessing the semaphores, none of
the other address pins has any effect.
When writing to a semaphore, only data pin D0 is used. If a low level
is written into an unused semaphore location, that flag will be set to a zero
on that side and a one on the other side (see Truth Table V). That
semaphore can now only be modified by the side showing the zero. When
a one is written into the same location from the same side, the flag will be
set to a one for both sides (unless a semaphore request from the other side
is pending) and then can be written to by both sides. The fact that the side
which is able to write a zero into a semaphore subsequently locks out
writes from the other side is what makes semaphore flags useful in
interprocessor communications. (A thorough discussion on the use of this
feature follows shortly.) A zero written into the same location from the other
side will be stored in the semaphore request latch for that side until the
semaphore is freed by the first side.
When a semaphore flag is read, its value is spread into all data bits so
that a flag that is a one reads as a one in all data bits and a flag containing
a zero reads as all zeros. The read value is latched into one side’s output
register when that side's semaphore select (SEM) and output enable (OE)
signals go active. This serves to disallow the semaphore from changing
state in the middle of a read cycle due to a write cycle from the other side.
Because of this latch, a repeated read of a semaphore in a test loop must
cause either signal (SEM or OE) to go inactive or the output will never
change.
A sequence WRITE/READ must be used by the semaphore in order
to guarantee that no system level contention will occur. A processor
requests access to shared resources by attempting to write a zero into a
semaphore location. If the semaphore is already in use, the semaphore
request latch will contain a zero, yet the semaphore flag will appear as one,
a fact which the processor will verify by the subsequent read (see Truth
Table V). As an example, assume a processor writes a zero to the left port
at a free semaphore location. On a subsequent read, the processor will
verify that it has written successfully to that location and will assume control
over the resource in question. Meanwhile, if a processor on the right side
attempts to write a zero to the same semaphore flag it will fail, as will be
verified by the fact that a one will be read from that semaphore on the right
side during subsequent read. Had a sequence of READ/WRITE been
used instead, system contention problems could have occurred during
the gap between the read and write cycles.
It is important to note that a failed semaphore request must be followed
by either repeated reads or by writing a one into the same location. The
reason for this is easily understood by looking at the simple logic diagram
of the semaphore flag in Figure 4. Two semaphore request latches feed
into a semaphore flag. Whichever latch is first to present a zero to the
semaphore flag will force its side of the semaphore flag LOW and the other
side HIGH. This condition will continue until a one is written to the same
semaphore request latch. Should the other side’s semaphore request latch
have been written to a zero in the meantime, the semaphore flag will flip
over to the other side as soon as a one is written into the first side’s request
latch. The second side’s flag will now stay LOW until its semaphore request
latch is written to a one. From this it is easy to understand that, if a semaphore
is requested and the processor which requested it no longer needs the
resource, the entire system can hang up until a one is written into that
semaphore request latch.
The critical case of semaphore timing is when both sides request a
single token by attempting to write a zero into it at the same time. The
semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives
the token. If one side is earlier than the other in making the request, the first
16
6.42
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
side to make the request will receive the token. If both requests arrive at
the same time, the assignment will be arbitrarily made to one port or the
other.
One caution that should be noted when using semaphores is that
semaphores alone do not guarantee that access to a resource is secure.
As with any powerful programming technique, if semaphores are misused
or misinterpreted, a software error can easily happen.
Initialization of the semaphores is not automatic and must be handled
via the initialization program at power-up. Since any semaphore request
flag which contains a zero must be reset to a one, all semaphores on both
sides should have a one written into them at initialization from both sides
to assure that they will be free when needed.
Using Semaphores—Some Examples
Perhaps the simplest application of semaphores is their application as
resource markers for the IDT70T16/5’s Dual-Port RAM. Say the 16K x
9 RAM was to be divided into two 8K x 9 blocks which were to be dedicated
at any one time to servicing either the left or right port. Semaphore 0 could
be used to indicate the side which would control the lower section of
memory, and Semaphore 1 could be defined as the indicator for the upper
section of memory.
To take a resource, in this example the lower 8K of Dual-Port RAM,
the processor on the left port could write and then read a zero in to
Semaphore 0. If this task were successfully completed (a zero was read
back rather than a one), the left processor would assume control of the
lower 8K. Meanwhile the right processor was attempting to gain control of
the resource after the left processor, it would read back a one in response
to the zero it had attempted to write into Semaphore 0. At this point, the
software could choose to try and gain control of the second 8K section by
writing, then reading a zero into Semaphore 1. If it succeeded in gaining
control, it would lock out the left side.
Once the left side was finished with its task, it would write a one to
Semaphore 0 and may then try to gain access to Semaphore 1. If
Semaphore 1 was still occupied by the right side, the left side could undo
its semaphore request and perform other tasks until it was able to write, then
read a zero into Semaphore 1. If the right processor performs a similar task
with Semaphore 0, this protocol would allow the two processors to swap
8K blocks of Dual-Port RAM with each other.
The blocks do not have to be any particular size and can even be
variable, depending upon the complexity of the software using the
semaphore flags. All eight semaphores could be used to divide the DualPort RAM or other shared resources into eight parts. Semaphores can
even be assigned different meanings on different sides rather than being
given a common meaning as was shown in the example above.
Semaphores are a useful form of arbitration in systems like disk
interfaces where the CPU must be locked out of a section of memory during
a transfer and the I/O device cannot tolerate any wait states. With the use
of semaphores, once the two devices has determined which memory area
was “off-limits” to the CPU, both the CPU and the I/O devices could access
their assigned portions of memory continuously without any wait states.
Semaphores are also useful in applications where no memory “WAIT”
state is available on one or both sides. Once a semaphore handshake has
been performed, both processors can access their assigned RAM
segments at full speed.
Another application is in the area of complex data structures. In this
case, block arbitration is very important. For this application one processor
may be responsible for building and updating a data structure. The other
processor then reads and interprets that data structure. If the interpreting
processor reads an incomplete data structure, a major error condition may
exist. Therefore, some sort of arbitration must be used between the two
different processors. The building processor arbitrates for the block, locks
it and then is able to go in and update the data structure. When the update
is completed, the data structure block is released. This allows the
interpreting processor to come back and read the complete data structure,
thereby guaranteeing a consistent data structure.
L PORT
R PORT
SEMAPHORE
REQUEST FLIP FLOP
D0
WRITE
D
SEMAPHORE
REQUEST FLIP FLOP
Q
Q
D
SEMAPHORE
READ
D0
WRITE
SEMAPHORE
READ
Figure 4. IDT70T16/5 Semaphore Logic
6.42
17
5663 drw 18
,
PRELIMINARY
Industrial and Commercial Temperature Ranges
IDT70T16/5L
High-Speed 2.5V 16/8K x 9 Dual-Port Static RAM
Ordering Information
IDT XXXXX
Device
Type
A
999
A
A
Power
Speed
Package
Process/
Temperature
Range
Blank
I(1)
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
PF
BF
80-pin TQFP (PN80-1)
100-pin fpBGA (BF100)
20
25
Commercial Only
Commercial & Industrial
L
Low Power
70T16
70T15
144K (16K x 9) 2.5V Dual-Port RAM
72K (4K x 9) 2.5V Dual-Port RAM
Speed in Nanoseconds
5663 drw 19
NOTE:
1. Contact your local sales office for industrial temp range for other speeds, packages and powers.
Preliminary Datasheet: Definition
"PRELIMINARY' datasheets contain descriptions for products that are in early release.
Datasheet Document History
08/15/02:
Initial Public Release
CORPORATE HEADQUARTERS
2975 Stender Way
Santa Clara, CA 95054
for SALES:
800-345-7015 or 408-727-6116
fax: 408-492-8674
www.idt.com
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
18
6.42
for Tech Support:
831-754-4613
[email protected]