74LVC541A-Q100 Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state Rev. 2 — 4 March 2013 Product data sheet 1. General description The 74LVC541A-Q100 is an octal non-inverting buffer/line driver with 5 V tolerant inputs and outputs. The output enable inputs OE1 and OE2 control the 3-state outputs. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down. Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these devices as translators in mixed 3.3 V and 5 V applications. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications. 2. Features and benefits Automotive product qualification in accordance with AEC-Q100 (Grade 1) Specified from 40 C to +85 C and from 40 C to +125 C 5 V tolerant inputs for interfacing with 5 V logic Wide supply voltage range from 1.2 V to 3.6 V CMOS low power consumption Direct interface with TTL levels Complies with JEDEC standard: JESD8-7A (1.65 V to 1.95 V) JESD8-5A (2.3 V to 2.7 V) JESD8-C/JESD36 (2.7 V to 3.6 V) ESD protection: MIL-STD-883, method 3015 exceeds 2000 V HBM JESD22-A114F exceeds 2000 V MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 ) 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state 3. Ordering information Table 1. Ordering information Type number Package Temperature range Name Description Version 40 C to +125 C SO20 plastic small outline package; 20 leads; body width 7.5 mm SOT163-1 74LVC541APW-Q100 40 C to +125 C TSSOP20 plastic thin shrink small outline package; 20 leads; SOT360-1 body width 4.4 mm 74LVC541ABQ-Q100 40 C to +125 C DHVQFN20 plastic dual in-line compatible thermal enhanced SOT764-1 very thin quad flat package; no leads; 20 terminals; body 2.5 4.5 0.85 mm 74LVC541AD-Q100 4. Functional diagram 2 3 1 & 19 EN 4 2 18 3 17 4 16 5 15 6 14 7 13 8 12 9 11 5 6 7 8 mna898 9 A0 Y0 A1 Y1 A2 Y2 A3 Y3 A4 Y4 A5 Y5 A6 Y6 A7 Y7 18 17 16 15 14 13 12 11 OE1 1 19 OE2 mna900 Fig 1. IEC logic symbol 74LVC541A_Q100 Product data sheet Fig 2. Functional diagram All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 2 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state 5. Pinning information 5.1 Pinning 2( /9&$4 9&& /9&$4 WHUPLQDO LQGH[DUHD $ 2( $ < $ < 2( 9&& $ 2( $ < $ < $ < $ < $ < $ < $ < $ < $ $ < $ $ < *1' < *1' < < *1' < DDD 7UDQVSDUHQWWRSYLHZ DDD (1) This is not a supply pin. The substrate is attached to this pad using conductive die attach material. There is no electrical or mechanical requirement to solder this pad. However, if it is soldered, the solder land should remain floating or be connected to GND. Fig 3. Pin configuration for SO20 and TSSOP20 Fig 4. Pin configuration for DHVQFN20 5.2 Pin description Table 2. Pin description Symbol Pin Description OE1 1 output enable input (active LOW) A[0:7] 2, 3, 4, 5, 6, 7, 8, 9 data input GND 10 ground (0 V) Y[0:7] 18, 17, 16, 15, 14, 13, 12, 11 bus output OE2 19 output enable input (active LOW) VCC 20 supply voltage 74LVC541A_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 3 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state 6. Functional description Table 3. Functional table[1] Input Output OE1 OE2 An Yn L L L L L L H H X H X Z H X X Z [1] H = HIGH voltage level L = LOW voltage level X = don’t care Z = high-impedance OFF-state 7. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol Parameter VCC supply voltage IIK input clamping current VI input voltage IOK output clamping current output voltage VO Conditions Min VI < 0 V [1] Max Unit 0.5 +6.5 V 50 - mA 0.5 +5.5 V mA - 50 output HIGH or LOW state [2] 0.5 VCC + 0.5 V output 3-state or power-down [2] 0.5 +6.5 V - 50 mA 100 mA VO > VCC or VO < 0 V IO output current VO = 0 V to VCC ICC supply current - IGND ground current 100 - mA Tstg storage temperature 60 +150 C Ptot total power dissipation - 500 mW [1] Tamb = 40 C to +125 C [3] The minimum input voltage ratings may be exceeded if the input current ratings are observed. [2] The output voltage ratings may be exceeded if the output current ratings are observed. [3] For SO20 packages: above 70 C the value of Ptot derates linearly with 8 mW/K. For TSSOP20 packages: above 60 C the value of Ptot derates linearly with 5.5 mW/K. For DHVQFN20 packages: above 60 C the value of Ptot derates linearly with 4.5 mW/K. 74LVC541A_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 4 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state 8. Recommended operating conditions Table 5. Recommended operating conditions Symbol Parameter Conditions VCC supply voltage functional VI input voltage VO output voltage Min Typ Max Unit 1.65 - 3.6 V 1.2 - - V 0 - 5.5 V output HIGH or LOW state 0 - VCC V output 3-state 0 - 5.5 V Tamb ambient temperature 40 - +125 C t/V input transition rise and fall VCC = 2.3 V to 2.7 V rate VCC = 2.7 V to 3.6 V 0 - 20 ns/V 0 - 10 ns/V 9. Static characteristics Table 6. Static characteristics At recommended operating conditions. Voltages are referenced to GND (ground = 0 V). Symbol Parameter VIH VIL VOH VOL 40 C to +85 C Conditions HIGH-level VCC = 1.2 V input voltage V = 1.65 V to 1.95 V CC LOW-level output voltage 74LVC541A_Q100 Product data sheet Min Max Min Max Unit 1.08 - - 1.08 - V 0.65 VCC - - 0.65 VCC - V VCC = 2.3 V to 2.7 V 1.7 - - 1.7 - V VCC = 2.7 V to 3.6 V 2.0 - - 2.0 - V 0.12 V LOW-level VCC = 1.2 V input voltage V = 1.65 V to 1.95 V CC HIGH-level output voltage 40 C to +125 C Typ[1] - - 0.12 - - - 0.35 VCC - VCC = 2.3 V to 2.7 V - - 0.7 - 0.7 V VCC = 2.7 V to 3.6 V - - 0.8 - 0.8 V VCC 0.2 - - VCC 0.3 - V IO = 4 mA; VCC = 1.65 V 1.2 - - 1.05 - V IO = 8 mA; VCC = 2.3 V 1.8 - - 1.65 - V IO = 12 mA; VCC = 2.7 V 2.2 - - 2.05 - V IO = 18 mA; VCC = 3.0 V 2.4 - - 2.25 - V IO = 24 mA; VCC = 3.0 V 2.2 - - 2.0 - V IO = 100 A; VCC = 1.65 V to 3.6 V - - 0.2 - 0.3 V IO = 4 mA; VCC = 1.65 V - - 0.45 - 0.65 V IO = 8 mA; VCC = 2.3 V - - 0.6 - 0.8 V IO = 12 mA; VCC = 2.7 V - - 0.4 - 0.6 V IO = 24 mA; VCC = 3.0 V - - 0.55 - 0.8 V 0.35 VCC V VI = VIH or VIL IO = 100 A; VCC = 1.65 V to 3.6 V VI = VIH or VIL All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 5 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state Table 6. Static characteristics …continued At recommended operating conditions. Voltages are referenced to GND (ground = 0 V). Symbol Parameter 40 C to +85 C Conditions 40 C to +125 C Min Typ[1] Max Min Max Unit II input leakage current VI = 5.5 V or GND; VCC = 3.6 V - 0.1 5 - 20 A IOZ OFF-state output current VI = VIH or VIL; VO = 5.5 V or GND; VCC = 3.6 V - 0.1 5 - 20 A IOFF power-off leakage current VI or VO = 5.5 V; VCC = 0.0 V - 0.1 10 - 20 A ICC supply current VI = VCC or GND; IO = 0 A; VCC = 3.6 V - 0.1 10 - 40 A ICC additional supply current per input pin; VI = VCC 0.6 V; IO = 0 A; VCC = 2.7 V to 3.6 V - 5 500 - 5000 A CI input capacitance - 5.0 - - - pF [1] All typical values are measured at VCC = 3.3 V (unless stated otherwise) and Tamb = 25 C. 10. Dynamic characteristics Table 7. Dynamic characteristics Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 7. Symbol Parameter tpd propagation delay 40 C to +85 C Conditions Min Max Min Max - 14.0 - - - ns VCC = 1.65 V to 1.95 V 1.5 6.5 13.8 1.5 16.0 ns VCC = 2.3 V to 2.7 V 1.0 3.5 6.8 1.0 7.9 ns VCC = 2.7 V 1.5 3.5 5.6 1.5 7.0 ns 1.0 2.9 5.1 1.0 6.5 ns [2] An to Yn; see Figure 5 VCC = 1.2 V VCC = 3.0 V to 3.6 V ten enable time [2] OEn to Yn; see Figure 6 VCC = 1.2 V - 20.0 - - - ns VCC = 1.65 V to 1.95 V 1.8 7.7 16.0 1.8 18.5 ns VCC = 2.3 V to 2.7 V 1.5 4.3 8.8 1.5 10.2 ns VCC = 2.7 V 1.5 4.4 7.5 1.5 9.5 ns 1.0 3.5 7.0 1.0 9.0 ns - 11.0 - - - ns 3.0 4.9 10.3 3.0 11.9 ns VCC = 2.3 V to 2.7 V 1.0 2.7 5.9 1.0 6.8 ns VCC = 2.7 V 1.5 3.7 7.0 1.5 9.0 ns VCC = 3.0 V to 3.6 V 1.0 3.3 6.0 1.0 7.5 ns VCC = 3.0 V to 3.6 V tdis disable time [2] OEn to Yn; see Figure 6 VCC = 1.2 V VCC = 1.65 V to 1.95 V 74LVC541A_Q100 Product data sheet 40 C to +125 C Unit Typ[1] All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 6 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state Table 7. Dynamic characteristics …continued Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 7. Symbol Parameter 40 C to +85 C Conditions Min CPD [1] [2] power dissipation capacitance 40 C to +125 C Unit Typ[1] Max Min Max [4] per input; VI = GND to VCC VCC = 1.65 V to 1.95 V - 7.7 - - - pF VCC = 2.3 V to 2.7 V - 11.3 - - - pF VCC = 3.0 V to 3.6 V - 14.4 - - - pF Typical values are measured at Tamb = 25 C and VCC = 1.2 V, 1.8 V, 2.5 V, 2.7 V, and 3.3 V respectively. tpd is the same as tPLH and tPHL. ten is the same as tPZL and tPZH. tdis is the same as tPLZ and tPHZ. [3] [4] Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design. CPD is used to determine the dynamic power dissipation (PD in W). PD = CPD VCC2 fi N + (CL VCC2 fo) where: fi = input frequency in MHz; fo = output frequency in MHz CL = output load capacitance in pF VCC = supply voltage in Volts N = number of inputs switching (CL VCC2 fo) = sum of the outputs. 11. AC waveforms VI VM An input GND t PLH t PHL VOH VM Yn output VOL mna901 VM = 1.5 V at VCC 2.7 V. VM = 0.5 VCC at VCC < 2.7 V. VOL and VOH are typical output voltage levels that occur with the output load. Fig 5. Input (An) to output (Yn) propagation delays 74LVC541A_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 7 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state VI OEn input VM GND t PLZ t PZL VCC output LOW-to-OFF OFF-to-LOW VM VX VOL t PZH t PHZ VOH VY output HIGH-to-OFF OFF-to-HIGH VM GND outputs enabled outputs disabled outputs enabled mna902 VM = 1.5 V at VCC 2.7 V. VM = 0.5 VCC at VCC < 2.7 V. VX = VOL + 0.3 V at VCC 2.7 V. VX = VOL + 0.15 V at VCC < 2.7 V. VY = VOH 0.3 V at VCC 2.7 V. VY = VOH 0.15 V at VCC < 2.7 V. VOL and VOH are typical output voltage levels that occur with the output load. Fig 6. 3-state enable and disable times 74LVC541A_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 8 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state VI tW 90 % negative pulse VM 0V tf tr tr tf VI 90 % positive pulse 0V VM 10 % VM VM 10 % tW VEXT VCC VI RL VO G DUT RT RL CL 001aae331 Test data is given in Table 8. Definitions for test circuit: RL = Load resistance. CL = Load capacitance including jig and probe capacitance. RT = Termination resistance should be equal to output impedance Zo of the pulse generator. VEXT = External voltage for measuring switching times. Fig 7. Table 8. Test circuit for measuring switching times Test data Supply voltage Input VI tr, tf CL RL tPLH, tPHL tPLZ, tPZL tPHZ, tPZH 1.2 V VCC 2 ns 30 pF 1 k open 2 VCC GND 1.65 V to 1.95 V VCC 2 ns 30 pF 1 k open 2 VCC GND 2.3 V to 2.7 V VCC 2 ns 30 pF 500 open 2 VCC GND 2.7 V 2.7 V 2.5 ns 50 pF 500 open 2 VCC GND 3.0 V to 3.6 V 2.7 V 2.5 ns 50 pF 500 open 2 VCC GND 74LVC541A_Q100 Product data sheet Load VEXT All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 9 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state 12. Package outline SO20: plastic small outline package; 20 leads; body width 7.5 mm SOT163-1 D E A X c HE y v M A Z 20 11 Q A2 A (A 3) A1 pin 1 index θ Lp L 10 1 e detail X w M bp 0 5 10 mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT A max. A1 A2 A3 bp c D (1) E (1) e HE L Lp Q v w y mm 2.65 0.3 0.1 2.45 2.25 0.25 0.49 0.36 0.32 0.23 13.0 12.6 7.6 7.4 1.27 10.65 10.00 1.4 1.1 0.4 1.1 1.0 0.25 0.25 0.1 0.01 0.019 0.013 0.014 0.009 0.51 0.49 0.30 0.29 0.05 0.419 0.043 0.055 0.394 0.016 inches 0.1 0.012 0.096 0.004 0.089 0.043 0.039 0.01 0.01 Z (1) 0.9 0.4 0.035 0.004 0.016 θ 8o o 0 Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. REFERENCES OUTLINE VERSION IEC JEDEC SOT163-1 075E04 MS-013 JEITA EUROPEAN PROJECTION ISSUE DATE 99-12-27 03-02-19 Fig 8. Package outline SOT163-1 (SO20) 74LVC541A_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 10 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm SOT360-1 E D A X c HE y v M A Z 11 20 Q A2 (A 3) A1 pin 1 index A θ Lp L 1 10 detail X w M bp e 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT A max. A1 A2 A3 bp c D (1) E (2) e HE L Lp Q v w y Z (1) θ mm 1.1 0.15 0.05 0.95 0.80 0.25 0.30 0.19 0.2 0.1 6.6 6.4 4.5 4.3 0.65 6.6 6.2 1 0.75 0.50 0.4 0.3 0.2 0.13 0.1 0.5 0.2 8o o 0 Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION SOT360-1 REFERENCES IEC JEDEC JEITA EUROPEAN PROJECTION ISSUE DATE 99-12-27 03-02-19 MO-153 Fig 9. Package outline SOT360-1 (TSSOP20) 74LVC541A_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 11 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state DHVQFN20: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; SOT764-1 20 terminals; body 2.5 x 4.5 x 0.85 mm A B D A A1 E c detail X terminal 1 index area terminal 1 index area C e1 e 2 9 y y1 C v M C A B w M C b L 1 10 Eh e 20 11 19 12 Dh X 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT mm A(1) max. A1 b 1 0.05 0.00 0.30 0.18 c D (1) Dh E (1) Eh 0.2 4.6 4.4 3.15 2.85 2.6 2.4 1.15 0.85 e 0.5 e1 L v w y y1 3.5 0.5 0.3 0.1 0.05 0.05 0.1 Note 1. Plastic or metal protrusions of 0.075 mm maximum per side are not included. REFERENCES OUTLINE VERSION IEC JEDEC JEITA SOT764-1 --- MO-241 --- EUROPEAN PROJECTION ISSUE DATE 02-10-17 03-01-27 Fig 10. Package outline SOT764-1 (DHVQFN20) 74LVC541A_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 12 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state 13. Abbreviations Table 9. Abbreviations Acronym Description CDM Charged Device Model DUT Device Under Test ESD ElectroStatic Discharge MM Machine Model HBM Human Body Model TTL Transistor-Transistor Logic MIL Military 14. Revision history Table 10. Revision history Document ID Release date Data sheet status Change notice Supersedes 74LVC541A_Q100 v.2 20130304 Product data sheet - 74LVC541A_Q100 v.1 Modifications: 74LVC541A_Q100 v.1 74LVC541A_Q100 Product data sheet • Changed interlacing into interfacing (errata) in features list. 20130219 Product data sheet - All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 - © NXP B.V. 2013. All rights reserved. 13 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state 15. Legal information 15.1 Data sheet status Document status[1][2] Product status[3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [1] Please consult the most recently issued document before initiating or completing a design. [2] The term ‘short data sheet’ is explained in section “Definitions”. [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 15.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. 15.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. 74LVC541A_Q100 Product data sheet Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer’s sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer’s applications and products planned, as well as for the planned application and use of customer’s third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer’s applications or products, or the application or use by customer’s third party customer(s). Customer is responsible for doing all necessary testing for the customer’s applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer’s third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer’s general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 14 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Translations — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. 16. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] 74LVC541A_Q100 Product data sheet All information provided in this document is subject to legal disclaimers. Rev. 2 — 4 March 2013 © NXP B.V. 2013. All rights reserved. 15 of 16 74LVC541A-Q100 NXP Semiconductors Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state 17. Contents 1 2 3 4 5 5.1 5.2 6 7 8 9 10 11 12 13 14 15 15.1 15.2 15.3 15.4 16 17 General description . . . . . . . . . . . . . . . . . . . . . . 1 Features and benefits . . . . . . . . . . . . . . . . . . . . 1 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2 Pinning information . . . . . . . . . . . . . . . . . . . . . . 3 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 3 Functional description . . . . . . . . . . . . . . . . . . . 4 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 4 Recommended operating conditions. . . . . . . . 5 Static characteristics. . . . . . . . . . . . . . . . . . . . . 5 Dynamic characteristics . . . . . . . . . . . . . . . . . . 6 AC waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . 7 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 10 Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 13 Legal information. . . . . . . . . . . . . . . . . . . . . . . 14 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 14 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 15 Contact information. . . . . . . . . . . . . . . . . . . . . 15 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section ‘Legal information’. © NXP B.V. 2013. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: [email protected] Date of release: 4 March 2013 Document identifier: 74LVC541A_Q100