INTERSIL HM1

HM-6617/883
2K x 8 CMOS PROM
March 1997
Features
Description
• This Circuit is Processed in Accordance to MIL-STD883 and is Fully Conformant Under the Provisions of
Paragraph 1.2.1.
The HM-6617/883 is a 16,384-bit fuse link CMOS PROM in
a 2K word by 8-bit/word format with “Three-State” outputs.
This PROM is available in the standard 0.600 inch wide 24
pin SBDIP, the 0.300 inch wide slim SBDIP, and the JEDEC
standard 32 pad CLCC.
• Low Power Standby and Operating Power
- ICCSB . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .100µA
- ICCOP . . . . . . . . . . . . . . . . . . . . . . . . . . 20mA at 1MHz
• Fast Access Time. . . . . . . . . . . . . . . . . . . . . . . 90/120ns
• Industry Standard Pinout
• Single 5.0V Supply
• CMOS/TTL Compatible Inputs
• High Output Drive . . . . . . . . . . . . . . . . 12 LSTTL Loads
• Synchronous Operation
• On-Chip Address Latches
• Separate Output Enable
• Operating Temperature Range . . . . . . -55oC to +125oC
The HM-6617/883 utilizes a synchronous design technique.
This includes on-chip address latches and a separate output
enable control which makes this device ideal for applications
utilizing recent generation microprocessors. This design
technique, combined with the Intersil advanced self-aligned
silicon gate CMOS process technology offers ultra-low
standby current. Low ICCSB is ideal for battery applications
or other systems with low power requirements.
The Intersil NiCr fuse link technology is utilized on this and
other Intersil CMOS PROMs. This gives the user a PROM
with permanent, stable storage characteristics over the full
industrial and military temperature voltage ranges. NiCr fuse
technology combined with the low power characteristics of
CMOS provides an excellent alternative to standard bipolar
PROMs or NMOS EPROMs.
All bits are manufactured storing a logical “0” and can be
selectively programmed for a logical “1” at any bit location.
Ordering Information
PACKAGE
TEMPERATURE RANGE
90ns
-55oC to +125oC
-55oC to +125oC
-55oC to +125oC
SBDIP
SLIM SBDIP
CLCC
120ns
PACKAGE NO.
HM1-6617B/883
HM1-6617B/883
D24.6
HM6-6617B/883
HM6-6617B/883
D24.3
HM4-6617B/883
HM4-6617B/883
J32.A
Pinouts
3
2
1
32 31 30
PIN DESCRIPTION
NC
4
NC
NC
VCC
A6
NC
1
NC
A7
HM-6617/883 (CLCC)
TOP VIEW
A7
HM-6617/883 (SBDIP)
TOP VIEW
PIN
2
24 VCC
23 A8
A6 5
29 A8
A5
3
22 A9
A5 6
A4
4
21 P
A3
5
20 G
A2
6
19 A10
A1
7
18 E
A0
8
17 Q7
Q0
9
DESCRIPTION
NC
No Connect
28 A9
A0-A10
Address Inputs
A4 7
27 NC
E
Chip Enable
A3 8
26 P
Q
Data Output
A2 9
25 G
24 A10
VCC
Power (+5V)
A1 10
A0 11
23 E
G
Output Enable
16 Q6
Q1 10
15 Q5
NC 12
22 Q7
P (Note)
Program Enable
Q2 11
14 Q4
Q0 13
GND 12
13 Q3
21 Q6
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207 | Copyright © Intersil Corporation 1999
6-250
NOTE: P should be hardwired to VCC
except during programming.
Q5
Q4
Q3
NC
GND
Q2
Q1
14 15 16 17 18 19 20
File Number
3016.1
HM-6617/883
Functional Diagram
MSB
A10
A9
A8
A7
A6
A5
A4
A
LATCHED
ADDRESS
REGISTER
7
GATED
ROW
DECODER
Q0
128 x 128
MATRIX
128
A
Q1
7
LSB
Q2
L
G
Q3
16 16 16 16 16 16 16 16
GATED COLUMN
DECODER AND DATA
OUTPUT CONTROL
G
E
8
Q5
A
A
Q4
4
4
Q6
G
L
ALL LINES POSITIVE LOGIC:
LATCHED ADDRESS
REGISTER
ACTIVE HIGH
THREE-STATE BUFFERS:
A HIGH
OUTPUT ACTIVE
ADDRESS LATCHES AND GATED DECODERS:
Q7
MSB
LSB
A3
LATCH ON FALLING EDGE OF E
GATE ON FALLING EDGE OF G
6-251
A2
A1
A0
HM-6617/883
Absolute Maximum Ratings
Thermal Information
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +7.0V
Input, Output or I/O Voltage . . . . . . . . . . . GND -0.3V to VCC +0.3V
Typical Derating Factor . . . . . . . . . . . . 5mA/MHz Increase in ICCOP
ESD Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Class 1
Thermal Resistance
θJA
θJC
SBDIP Package . . . . . . . . . . . . . . . . . . 48oC/W
9oC/W
Slim SBDIP . . . . . . . . . . . . . . . . . . . . . 65oC/W
14oC/W
CLCC Package . . . . . . . . . . . . . . . . . . 58oC/W
19oC/W
Maximum Storage Temperature Range . . . . . . . . .-65oC to +150oC
Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . +175oC
Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . +300oC
Operating Conditions
Operating Voltage Range . . . . . . . . . . . . . . . . . . . . . +4.5V to +5.5V
Operating Temperature Range . . . . . . . . . . . . . . . . -55oC to +125oC
Input Low Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to +0.8V
Input High Voltage . . . . . . . . . . . . . . . . . . . . . . +2.4V to VCC +0.3V
Die Characteristics
Gate Count . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5473 Gates
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation
of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
TABLE 1. HM-6617/883 DC ELECTRICAL PERFORMANCE SPECIFICATIONS
Device Guaranteed and 100% Tested
LIMITS
PARAMETER
SYMBOL
(NOTES 1, 4)
CONDITIONS
High Level Output Voltage
VOH1
VCC = 4.5V, IO = -2.0mA
1, 2, 3
-55oC ≤ TA ≤ +125oC
2.4
-
V
Low Level Output Voltage
VOL
VCC = 4.5V, IO = +4.8mA
1, 2, 3
-55oC ≤ TA ≤ +125oC
-
0.4
V
High Impedance Output
Leakage Current
IIOZ
VCC = 5.5V, G = 5.5V,
VI/O = GND or VCC
1, 2, 3
-55oC ≤ TA ≤ +125oC
-1.0
1.0
µA
VCC = 5.5V, VI = GND or
VCC, P Not Tested
1, 2, 3
-55oC ≤ TA ≤ +125oC
-1.0
1.0
µA
Input Leakage Current
II
GROUP A
SUBGROUPS
TEMPERATURE
MIN
MAX
UNITS
Standby Supply Current
ICCSB
VI = VCC or GND,
VCC = 5.5V, IO = 0mA
1, 2, 3
-55oC ≤ TA ≤ +125oC
-
100
µA
Operating Supply Current
ICCOP
VCC = 5.5V, G = GND,
(Note 3), f = 1MHz, IO =
0mA, VI = VCC or GND
1, 2, 3
-55oC ≤ TA ≤ +125oC
-
20
mA
7, 8A, 8B
-55oC ≤ TA ≤ +125oC
-
-
Functional Test
FT
VCC = 4.5V (Note 6)
TABLE 2. HM-6617/883 AC ELECTRICAL PERFORMANCE SPECIFICATIONS
Device Guaranteed and 100% Tested
LIMITS
LIMITS
HM-6617B/883 HM-6617/883
PARAMETER
SYMBOL
(NOTES 1, 2, 4)
CONDITIONS
GROUP A
SUBGROUPS
TEMPERATURE
MIN
MAX
MIN
MAX
UNITS
Address Access Time
TAVQV
VCC = 4.5V and 5.5V
(Note 5)
9, 10, 11
-55oC ≤ TA ≤ +125oC
-
105
-
140
ns
Output Enable Access
Time
TGLQV
VCC = 4.5V and 5.5V
9, 10, 11
-55oC ≤ TA ≤ +125oC
-
40
-
50
ns
Chip Enable Access
Time
TELQV
VCC = 4.5V and 5.5V
9, 10, 11
-55oC ≤ TA ≤ +125oC
-
90
-
120
ns
Address Setup Time
TAVEL
VCC = 4.5V and 5.5V
9, 10, 11
-55oC ≤ TA ≤ +125oC
15
-
20
-
ns
Address Hold Time
TELAX
VCC = 4.5V and 5.5V
9, 10, 11
-55oC ≤ TA ≤ +125oC
20
-
25
-
ns
Chip Enable Low Width
TELEH
VCC = 4.5V and 5.5V
9, 10, 11
-55oC ≤ TA ≤ +125oC
95
-
120
-
ns
Chip Enable High Width
TEHEL
VCC = 4.5V and 5.5V
9, 10, 11
-55oC ≤ TA ≤ +125oC
40
-
40
-
ns
6-252
HM-6617/883
TABLE 2. HM-6617/883 AC ELECTRICAL PERFORMANCE SPECIFICATIONS (Continued)
Device Guaranteed and 100% Tested
LIMITS
LIMITS
HM-6617B/883 HM-6617/883
PARAMETER
Read Cycle Time
SYMBOL
TELEL
(NOTES 1, 2, 4)
CONDITIONS
GROUP A
SUBGROUPS
TEMPERATURE
MIN
MAX
MIN
MAX
UNITS
9, 10, 11
-55oC ≤ TA ≤ +125oC
136
-
160
-
ns
VCC = 4.5V and 5.5V
NOTES:
1. All voltages referenced to Device GND.
2. AC measurements assume transition time ≤ 5ns; input levels = 0.0V to 3.0V; timing reference levels = 1.5V; output load = 1TTL equivalent load and CL ≅ 50pF.
3. Typical derating = 5mA/MHz increase in ICCOP.
4. All tests performed with P hardwired to VCC.
5. TAVQV = TELQV + TAVEL.
6. Tested as follows: f = 1MHz, VIH = 2.4V, VIL = 0.8V, IOH = -1mA, IOL = +1mA, VOH ≥ 1.5V, VOL ≤ 1.5V.
TABLE 3. HM-6617/883 AC AND DC ELECTRICAL PERFORMANCE SPECIFICATIONS
LIMITS
HM-6617B/883
PARAMETER
Input Capacitance
I/O Capacitance
SYMBOL
CIN
CI/O
(NOTES 1, 2)
CONDITIONS
LIMITS
HM-6617/883
NOTES
TEMPERATURE
MIN
MAX
MIN
MAX
UNITS
VCC = Open, f = 1MHz, All
Measurements Referenced to
Device GND
2, 3
+25oC
-
10
-
10
pF
VCC = Open, f = 1MHz, All
Measurements Referenced to
Device GND
2, 4
+25oC
-
12
-
12
pF
2, 5
+25oC
-
10
-
10
pF
VCC = Open, f = 1MHz, All
Measurements Referenced to
Device GND
2, 3
+25oC
-
12
-
12
pF
VCC = Open, f = 1MHz, All
Measurements Referenced to
Device GND
2, 4
+25oC
-
14
-
14
pF
2, 5
+25oC
-
12
-
12
pF
Chip Enable Time
TELQX
VCC = 4.5V and 5.5V
2
-55oC ≤ TA ≤ +125oC
5
-
5
-
ns
Output Enable Time
TGLQX
VCC = 4.5V and 5.5V
2
-55oC ≤ TA ≤ +125oC
5
-
5
-
ns
Chip Disable Time
TEHQZ
VCC = 4.5V and 5.5V
2
-55oC ≤ TA ≤ +125oC
-
45
-
50
ns
Output Disable Time
TGHQZ
VCC = 4.5V and 5.5V
2
-55oC ≤ TA ≤ +125oC
-
40
-
50
ns
Output High Voltage
VOH2
VCC = 4.5V, IO = 100µA
2
-55oC ≤ TA ≤ +125oC
VCC1V
-
VCC1V
-
V
NOTES:
1. All tests performed with P hardwired to VCC.
2. The parameters listed in Table 3 are controlled via design or process parameters and are not directly tested. These parameters are characterized upon initial design changes which would affect these characteristics.
3. Applies to 0.600 inch SBDIP device types only.
4. Applies to 0.300 inch SBDIP device types only.
5. Applies to Ceramic Leadless Chip Carrier (CLCC) device types only.
6-253
HM-6617/883
TABLE 4. APPLICABLE SUBGROUPS
CONFORMANCE GROUPS
METHOD
SUBGROUPS
Initial Test
100%/5004
-
Interim Test
100%/5004
1, 7, 9
PDA
100%/5004
1
Final Test
100%/5004
2, 3, 8A, 8B, 10, 11
Group A
Samples/5005
1, 2, 3, 7, 8A, 8B, 9, 10, 11
Groups C & D
Samples/5005
1, 7, 9
Switching Waveforms
TAVQV
ADDRESSES
VALID
ADDRESS
1.5V
VALID
ADDRESSES
1.5V
0V
TELEL
TAVEL
3.0V
TELAX
TELEH
E
1.5V
3.0V
1.5V
1.5V
1.5V
0V
TEHEL
TEHQZ
TELQV
TGLQV
G
3.0V
1.5V
1.5V
0V
TGLQX
TGHQZ
DATA
OUTPUT
Q0-Q7
TELQX
VALID
DATA
TS
FIGURE 1. READ CYCLE
Test Circuit
DUT
CL
(NOTE)
IOH
NOTE:
TEST HEAD
CAPACITANCE
±
1.5V
EQUIVALENT CIRCUIT
FIGURE 2. TEST CIRCUIT
6-254
IOL
HM-6617/883
Burn-In Circuits
HM-6617/883 (.300 INCH) SBDIP
HM-6617/883 (.600 INCH) SBDIP
VCC
VCC
C
C
f8
1 A7
VCC 24
f7
2 A6
A8 23
f6
3 A5
A9 22
f5
4 A4
f4
f8
1
A7
VCC 24
f9
f7
2
A6
A6 23
f11
f10
f6
3
A5
A5 22
f12
P 21
VCC
f5
4
A4
P 21
VCC
5 A3
G 20
f12
f4
5
A3
G 20
f1
f3
6 A2
A10 19
f11
f3
6
A2
A10 19
f2
7 A1
E 18
f0
f2
7
A1
E 18
f1
8 A0
Q7 17
f1
8
A0
Q7 17
9 Q0
Q6 16
9
10 Q1
Q5 15
2.4K
2.4K
VCC/2
2.4K
11 Q2
Q4 14
12 GND
Q3 13
2.4K
2.4K
2.4K
VCC/2
VCC/2
2.4K
2.4K
GND
Q0
Q6 16
10 Q1
Q5 15
11 Q2
Q4 14
12 GND
Q3 13
GND
HM-6617/883 CLCC
VCC
f10
C
4
NC NC NC
NC NC
3 2 1 32 31 30
f9
5
29
f11
f8
6
28
f12
f7
7
27 NC
f6
8
26
f5
9
25
f1
f4
10
24
f13
f3
11
23
f0
NC 12
22
13
21
VCC/2
14 15 16 17 18 19 20
NC
VCC/2
VCC/2
NOTES:
f0 = 100KHz ± 10%.
All resistors = 47kΩ Unless Otherwise Noted.
VCC = 5.5V ± 0.05V.
C = 0.01 µF min.
6-255
VCC
VCC/2
f13
f0
VCC/2
HM-6617/883
Die Characteristics
DIE DIMENSIONS:
140 x 232 x 19 ± 1mils
GLASSIVATION:
Type: SiO2
Thickness: 7kÅ ± 9kÅ
METALLIZATION:
Type: Si - Al
Thickness: 11kÅ ± 15kÅ
WORST CASE CURRENT DENSITY:
1.7 x 105 A/cm2
Metallization Mask Layout
HM-6617/883
A4 A5
A6 A7
VCC
A8 A9
P
A3
G
A2
A10
A1
E
A0
Q7
Q0
Q1 Q2
GND
Q3 Q4
Q5 Q6
All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate
and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which
may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see web site http://www.intersil.com
6-256