ST Sitronix ST7066U Dot Matrix LCD Controller/Driver n Features l l l l l l l l 5 x 8 and 5 x 11 dot matrix possible Low power operation support: -- 2.7 to 5.5V Wide range of LCD driver power -- 3.0 to 10V Correspond to high speed MPU bus interface -- 2 MHz (when VCC = 5V) 4-bit or 8-bit MPU interface enabled 80 x 8-bit display RAM (80 characters max.) 13,200-bit character generator ROM for a total of 240 character fonts(5 x 8 dot or 5 x 11 dot) 64 x 8-bit character generator RAM -- 8 character fonts (5 x 8 dot) -- 4 character fonts (5 x 11 dot) l l l l l l l 16-common x 40-segment liquid crystal display driver Programmable duty cycles -- 1/8 for one line of 5 x 8 dots with cursor -- 1/11 for one line of 5 x 11 dots & cursor -- 1/16 for two lines of 5 x 8 dots & cursor Wide range of instruction functions: Display clear, cursor home, display on/off, cursor on/off, display character blink, cursor shift, display shift Automatic reset circuit that initializes the controller/driver after power on Internal oscillator with external resistors Low power consumption QFP80 and Bare Chip available n Description The ST7066U dot-matrix liquid crystal display controller and driver LSI displays alphanumeric, Japanese kana characters, and symbols. It can be configured to drive a dot-matrix liquid crystal display under the control of a 4- or 8-bit microprocessor. Since all the functions such as display RAM, character generator, and liquid crystal driver, required for driving a dot-matrix liquid crystal display are internally provided on one chip, a minimal system can be interfaced with this controller/driver. The ST7066U character generator ROM is extended to generate 240 5x8(5x11) dot character fonts for a V2.2 total of 240 different character fonts. The low power supply (2.7V to 5.5V) of the ST7066U is suitable for any portable battery-driven product requiring low power dissipation. The ST7066U LCD driver consists of 16 common signal drivers and 40 segment signal drivers which can extend display size by cascading segment driver ST7065 or ST7063. The maximum display size can be either 80 characters in 1-line display or 40 characters in 2-line display. A single ST7066U can display up to one 8-character line or two 8-character lines. Product Name Support Character ST7066U-0A English / Japan ST7066U-0B ST7066U-0E English / European English / European 1/42 2006/05/11 ST7066U ST7066 Serial Specification Revision History Version V2.2 Date Description 1.7 1. Added 8051 Example Program Code(Page 21,23) 2. Added Annotated Flow Chart : 2000/10/31 “BF cannot be checked before this instruction” 3. Changed Maximum Ratings Power Supply Voltage:+5.5V →+7.0V(Page 28) 1.8 2000/11/14 Added QFP Pad Configuration(Page 5) 1.8a 1. Moved QFP Package Dimensions(Page 39) to Page 5 2000/11/30 2. Changed DC Characteristics Ratings(Page 32,33) 2.0 2001/03/01 Transition to ST7066U 2.1 2006/04/10 2.2 2006/05/11 Emphasis checking BF procedure (Page 9, 27, 28). 1. 2. Add Power Supply Conditions (Page 31); Modify reset description on Page 22. 2/42 2006/05/11 ST7066U n Block Diagram OSC1 OSC2 Reset circuit CL1 CL2 M Timing generator CPG Instruction register(IR) D Instruction decoder RS RW E Display data RAM (DDRAM) 80x8 bits 16-bit shift register Common signal driver 40-bit latch circuit Segment signal driver MPU interface Address counter 40-bit shift register SEG1 to SEG40 Data register (DR) DB4 to DB7 DB0 to DB3 COM1 to COM16 Input/ output buffer LCD drive voltage selector Busy flag Character generator RAM (CGRAM) 64 bytes Character generator ROM (CGROM) 13,200 bits Cursor and blink controller GND Parallel/serial converter and attribute circuit Vcc V1 V2.2 V2 V3 V4 3/42 V5 2006/05/11 ST7066U SEG26 SEG27 SEG28 SEG29 SEG30 SEG31 SEG32 SEG33 SEG34 SEG35 SEG36 SEG37 SEG38 77 76 75 74 73 72 71 70 69 68 67 66 65 64 SEG39 63 SEG40 62 COM16 4 61 COM15 SEG18 5 60 COM14 SEG17 6 59 COM13 SEG16 7 58 COM12 SEG15 8 57 COM11 SEG14 9 56 COM10 SEG13 10 55 COM09 SEG12 11 54 COM08 SEG11 12 53 COM07 SEG10 13 52 COM06 SEG09 14 51 COM05 SEG08 15 50 COM04 SEG07 16 49 COM03 SEG06 17 48 COM02 SEG05 18 47 COM01 SEG04 19 46 DB7 SEG03 20 45 DB6 SEG02 21 44 DB5 SEG01 22 43 DB4 GND 23 42 DB3 OSC1 24 41 DB2 ST7066U (0,0) CL1 CL2 33 3 35 36 37 38 39 40 DB1 32 DB0 31 E 30 R/W 29 RS 28 D 27 M 26 Vcc 25 V5 Chip Size : 2300x3000μm Coordinate : Pad Center Origin : Chip Center Min Pad Pitch : 120μm Pad Size : 96x96μm V4 SEG19 78 V3 3 SEG25 SEG20 79 V2 2 SEG24 SEG21 80 V1 1 OSC2 SEG22 SEG23 n Pad Arrangement Substrate Connect to VDD. V2.2 4/42 2006/05/11 ST7066U n Package Dimensions V2.2 5/42 2006/05/11 ST7066U n Pad Configuration(80 QFP) V2.2 S22 1 S21 S 2 3 S 2 4 S 2 5 S 2 6 S 2 7 S 2 8 S 2 9 S 3 0 S 3 1 S 3 2 S 3 3 S 3 4 S 3 5 S 3 6 S 3 7 S 3 8 8 0 7 9 7 8 7 7 7 6 7 5 7 4 7 3 7 2 7 1 7 0 6 9 6 8 6 7 6 6 6 5 64 S39 2 63 S40 S20 3 62 C16 S19 4 61 C15 S18 5 60 C14 S17 6 59 C13 S16 7 58 C12 S15 8 57 C11 S14 9 56 C10 S13 10 55 C09 S12 11 54 C08 S11 12 53 C07 S10 13 52 C06 S09 14 51 C05 S08 15 50 C04 S07 16 49 C03 S06 17 48 C02 S05 18 47 C01 S04 19 46 DB7 S03 20 45 DB6 S02 21 44 DB5 S01 22 43 DB4 GND 23 42 DB3 OSC1 24 41 DB2 2 5 2 6 2 7 2 8 2 9 3 0 3 1 3 2 3 3 3 4 3 5 3 6 3 7 3 8 3 9 4 0 O S C 2 V 1 V 2 V 3 V 4 V 5 C L 1 C L 2 V C C M D R S R E W D B 0 D B 1 6/42 2006/05/11 ST7066U n Pad Location Pad No. Function V2.2 Coordinates X Y Pad No. Function X Y DB2 1040 -1400 1 SEG22 -1040 1400 41 2 SEG21 -1040 1270 42 DB3 1040 -1270 3 SEG20 -1040 1140 43 DB4 1040 -1140 4 SEG19 -1040 1020 44 DB5 1040 -1020 5 SEG18 -1040 900 45 DB6 1040 -900 6 SEG17 -1040 780 46 DB7 1040 -780 7 SEG16 -1040 660 47 COM1 1040 -660 8 SEG15 -1040 540 48 COM2 1040 -540 9 SEG14 -1040 420 49 COM3 1040 -420 10 SEG13 -1040 300 50 COM4 1040 -300 11 SEG12 -1040 180 51 COM5 1040 -180 12 SEG11 -1040 60 52 COM6 1040 -60 13 SEG10 -1040 -60 53 COM7 1040 60 14 SEG9 -1040 -180 54 COM8 1040 180 15 SEG8 -1040 -300 55 COM9 1040 300 16 SEG7 -1040 -420 56 COM10 1040 420 17 SEG6 -1040 -540 57 COM11 1040 540 18 SEG5 -1040 -660 58 COM12 1040 660 19 SEG4 -1040 -780 59 COM13 1040 780 20 SEG3 -1040 -900 60 COM14 1040 900 21 SEG2 -1040 -1020 61 COM15 1040 1020 22 SEG1 -1040 -1140 62 COM16 1040 1140 23 GND -1040 -1270 63 SEG40 1040 1270 24 OSC1 -1040 -1400 64 SEG39 1040 1400 25 OSC2 -910 -1400 65 SEG38 910 1400 26 V1 -780 -1400 66 SEG37 780 1400 27 V2 -660 -1400 67 SEG36 660 1400 28 V3 -540 -1400 68 SEG35 540 1400 29 V4 -420 -1400 69 SEG34 420 1400 30 V5 -300 -1400 70 SEG33 300 1400 31 CL1 -180 -1400 71 SEG32 180 1400 32 CL2 -60 -1400 72 SEG31 60 1400 33 Vcc 60 -1400 73 SEG30 -60 1400 34 M 180 -1400 74 SEG29 -180 1400 35 D 300 -1400 75 SEG28 -300 1400 36 RS 420 -1400 76 SEG27 -420 1400 37 RW 540 -1400 77 SEG26 -540 1400 38 E 660 -1400 78 SEG25 -660 1400 39 DB0 780 -1400 79 SEG24 -780 1400 40 DB1 910 -1400 80 SEG23 -910 1400 7/42 2006/05/11 ST7066U n Pin Function Name Number I/O Interfaced with RS 1 I MPU R/W 1 I MPU E 1 I MPU DB4 to DB7 4 I/O MPU DB0 to DB3 4 I/O MPU CL1 1 O Extension driver CL2 1 O Extension driver M 1 O Extension driver D 1 O Extension driver COM1 to COM16 16 O LCD SEG1 to SEG40 40 O LCD V1 to V5 5 - Power supply VCC , GND 2 - Power supply OSC1, OSC2 2 Oscillation resistor clock Function Select registers. 0: Instruction register (for write) Busy flag: address counter (for read) 1: Data register (for write and read) Select read or write. 0: Write 1: Read Starts data read/write. Four high order bi-directional tristate data bus pins. Used for data transfer and receive between the MPU and the ST7066U. DB7 can be used as a busy flag. Four low order bi-directional tristate data bus pins. Used for data transfer and receive between the MPU and the ST7066U. These pins are not used during 4-bit operation. Clock to latch serial data D sent to the extension driver Clock to shift serial data D Switch signal for converting the liquid crystal drive waveform to AC Character pattern data corresponding to each segment signal Common signals that are not used are changed to non-selection waveform. COM9 to COM16 are non-selection waveforms at 1/8 duty factor and COM12 to COM16 are non-selection waveforms at 1/11 duty factor. Segment signals Power supply for LCD drive VCC - V5 = 10 V (Max) VCC : 2.7V to 5.5V, GND: 0V When crystal oscillation is performed, a resistor must be connected externally. When the pin input is an external clock, it must be input to OSC1. Note: 1. Vcc>=V1>=V2>=V3>=V4>=V5 must be maintained 2. Two clock options: R=91KΩ (Vcc=5V) R=75KΩ (Vcc=3V) OSC1 OSC2 R V2.2 OSC1 OSC2 Clock input 8/42 2006/05/11 ST7066U n Function Description l System Interface This chip has all two kinds of interface type with MPU : 4-bit bus and 8-bit bus. 4-bit bus or 8-bit bus is selected by DL bit in the instruction register. During read or write operation, two 8-bit registers are used. One is data register (DR), the other is instruction register(IR). The data register(DR) is used as temporary data storage place for being written into or read from DDRAM/CGRAM, target RAM is selected by RAM address setting instruction. Each internal operation, reading from or writing into RAM, is done automatically. So to speak, after MPU reads DR data, the data in the next DDRAM/CGRAM address is transferred into DR automatically. Also after MPU writes data to DR, the data in DR is transferred into DDRAM/CGRAM automatically. The Instruction register(IR) is used only to store instruction code transferred from MPU. MPU cannot use it to read instruction data. To select register, use RS input pin in 4-bit/8-bit bus mode. RS R/W L L L H H H L H Operation Instruction Write operation (MPU writes Instruction code into IR) Read Busy Flag(DB7) and address counter (DB0 ~ DB6) Data Write operation (MPU writes data into DR) Data Read operation (MPU reads data from DR) Table 1. Various kinds of operations according to RS and R/W bits. l Busy Flag (BF) When BF = "High”, it indicates that the internal operation is being processed. So during this time the next instruction cannot be accepted. BF can be read, when RS = Low and R/W = High (Read Instruction Operation), through DB7 port. Before executing the next instruction, be sure that BF is not High. Before checking BF, be sure to wait at least 80us. Please refer to Page 27 for the example. Do NOT keep “E” always “High” for checking BF. l Address Counter (AC) Address Counter(AC) stores DDRAM/CGRAM address, transferred from IR. After writing into (reading from) DDRAM/CGRAM, AC is automatically increased (decreased) by 1. When RS = "Low" and R/W = "High", AC can be read through DB0 ~ DB6 ports. V2.2 9/42 2006/05/11 ST7066U Display Data RAM (DDRAM) l Display data RAM (DDRAM) stores display data represented in 8-bit character codes. Its extended capacity is 80 x 8 bits, or 80 characters. The area in display data RAM (DDRAM) that is not used for display can be used as general data RAM. See Figure 1 for the relationships between DDRAM addresses and positions on the liquid crystal display. The DDRAM address (ADD ) is set in the address counter (AC) as hexadecimal. 1-line display (N = 0) (Figure 2) Ø When there are fewer than 80 display characters, the display begins at the head position. For example, if using only the ST7066U, 8 characters are displayed. See Figure 3. When the display shift operation is performed, the DDRAM address shifts. See Figure 3. High Order bits Low Order bits Example: DDRAM Address 4F AC AC6 AC5 AC4 AC3 AC2 AC1 AC0 1 0 0 1 1 1 78 79 80 4D 4E 4F 1 Figure 1 DDRAM Address Display Position 1 (Digit) 00 DDRAM Address 2 3 4 5 6 01 02 03 04 05 ……………….. Figure 2 1-Line Display Display Position 1 2 3 4 5 6 7 8 00 01 02 03 04 05 06 07 For Shift Left 01 02 03 04 05 06 07 08 For Shift Right 4F 00 01 02 03 04 05 06 DDRAM Address Figure 3 1-Line by 8-Character Display Example 2-line display (N = 1) (Figure 4) Ø Case 1: When the number of display characters is less than 40 ´ 2 lines, the two lines are displayed from the head. Note that the first line end address and the second line start address are not consecutive. For example, when just the ST7066U is used, 8 characters ´ 2 lines are displayed. See Figure 5. V2.2 10/42 2006/05/11 ST7066U When display shift operation is performed, the DDRAM address shifts. See Figure 5. Display Position 1 00 DDRAM Address 40 (hexadecimal) 2 3 4 5 6 01 02 03 04 05 41 42 43 44 45 38 39 40 ……………….. 25 26 27 ……………….. 65 66 67 Figure 4 2-Line Display Display Position DDRAM Address For Shift Left For Shift Right 1 2 3 4 5 6 7 8 00 01 02 03 04 05 06 07 40 41 42 43 44 45 46 47 01 02 03 04 05 06 07 08 41 42 43 44 45 46 47 48 27 00 01 02 03 04 05 06 67 40 41 42 43 44 45 46 Figure 5 2-Line by 8-Character Display Example Case 2: For a 16-character ´ 2-line display, the ST7066U can be extended using one 40-output extension driver. See Figure 6. When display shift operation is performed, the DDRAM address shifts. See Figure 6. Display 1 Position 00 DDRAM Address 40 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 01 02 03 04 05 06 07 08 09 0A 0B 0C 0D 0E 0F 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4E 4F For Shift Left 01 02 03 04 05 06 07 08 09 0A 0B 0C 0D 0E 0F 10 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4E 4F 50 For Shift Right 27 00 01 02 03 04 05 06 07 08 09 0A 0B 0C 0D 0E 67 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4E Figure 6 2-Line by 16-Character Display Example V2.2 11/42 2006/05/11 ST7066U l Character Generator ROM (CGROM) The character generator ROM generates 5 x 8 dot or 5 x 11 dot character patterns from 8-bit character codes. It can generate 240 5 x 8 dot character patterns. User-defined character patterns are also available by mask-programmed ROM. l Character Generator RAM (CGRAM) In the character generator RAM, the user can rewrite character patterns by program. For 5 x 8 dots, eight character patterns can be written, and for 5 x 11 dots, four character patterns can be written. Write into DDRAM the character codes at the addresses shown as the left column of Table 4 to show the character patterns stored in CGRAM. See Table 5 for the relationship between CGRAM addresses and data and display patterns. Areas that are not used for display can be used as general data RAM. l Timing Generation Circuit The timing generation circuit generates timing signals for the operation of internal circuits such as DDRAM, CGROM and CGRAM. RAM read timing for display and internal operation timing by MPU access are generated separately to avoid interfering with each other. Therefore, when writing data to DDRAM, for example, there will be no undesirable interference, such as flickering, in areas other than the display area. l LCD Driver Circuit LCD Driver circuit has 16 common and 40 segment signals for LCD driving. Data from CGRAM/CGROM is transferred to 40 bit segment latch serially, and then it is stored to 40 bit shift latch. When each common is selected by 16 bit common register, segment data also output through segment driver from 40 bit segment latch. In case of 1-line display mode, COM1 ~ COM8 have 1/8 duty or COM1 ~ COM11 have 1/11duty , and in 2-line mode, COM1 ~ COM16 have 1/16 duty ratio. l Cursor/Blink Control Circuit It can generate the cursor or blink in the cursor/blink control circuit. The cursor or the blink appears in the digit at the display data RAM address set in the address counter. V2.2 12/42 2006/05/11 ST7066U Table 4 Correspondence between Character Codes and Character Patterns (ROM Code: 0A) V2.2 13/42 2006/05/11 ST7066U Table 4(Cont.) (ROM Code: 0B) V2.2 14/42 2006/05/11 ST7066U Table 4(Cont.) (ROM Code: 0E) V2.2 15/42 2006/05/11 ST7066U Character Code (DDRAM Data) b7 b6 b5 b4 b3 b2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 b1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CGRAM Address b0 b5 b4 b3 b2 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 0 1 0 1 1 0 1 0 1 0 1 0 0 0 1 1 1 1 1 1 1 1 1 b1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 Character Patterns (CGRAM Data) b0 b7 b6 b5 b4 0 1 1 0 0 0 1 0 - - 0 0 1 0 0 0 1 0 0 1 1 1 0 1 1 1 - - 0 1 1 1 0 1 1 0 b3 1 0 0 0 0 0 0 0 1 0 0 1 0 0 0 0 b2 1 1 1 1 1 1 1 0 1 0 0 1 1 0 0 0 b1 1 0 0 0 0 0 0 0 1 0 0 1 0 1 0 0 b0 1 0 0 0 0 0 0 0 0 1 1 0 0 0 1 0 Table 5 Relationship between CGRAM Addresses, Character Codes (DDRAM) and Character patterns (CGRAM Data) Notes: 1. Character code bits 0 to 2 correspond to CGRAM address bits 3 to 5 (3 bits: 8 types). 2. CGRAM address bits 0 to 2 designate the character pattern line position. The 8th line is the cursor position and its display is formed by a logical OR with the cursor. Maintain the 8th line data, corresponding to the cursor display position, at 0 as the cursor display. If the 8th line data is 1, 1 bits will light up the 8th line regardless of the cursor presence. 3. Character pattern row positions correspond to CGRAM data bits 0 to 4 (bit 4 being at the left). 4. As shown Table 5, CGRAM character patterns are selected when character code bits 4 to 7 are all 0. However, since character code bit 3 has no effect, the R display example above can be selected by either character code 00H or 08H. 5. 1 for CGRAM data corresponds to display selection and 0 to non-selection. “-“: Indicates no effect. V2.2 16/42 2006/05/11 ST7066U n Instructions There are four categories of instructions that: l Designate ST7066U functions, such as display format, data length, etc. l Set internal RAM addresses l Perform data transfer with internal RAM l Others Instruction Table: Instruction Clear Display Instruction Code RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 0 0 0 0 1 Return Home 0 0 0 0 0 0 0 0 1 x Entry Mode Set 0 0 0 0 0 0 0 1 I/D S Display ON/OFF 0 0 0 0 0 0 1 D C B Cursor or Display Shift 0 0 0 0 0 1 S/C R/L x Function Set 0 0 0 0 1 DL N F x 0 0 0 1 0 0 1 Read Busy flag and address 0 1 BF Write data to RAM 1 0 D7 Read data from RAM 1 1 D7 Set CGRAM address Set DDRAM address Description Description Time (270KHz) Write "20H" to DDRAM. and set DDRAM address to "00H" from AC Set DDRAM address to "00H" from AC and return cursor to its original position if shifted. The contents of DDRAM are not changed. Sets cursor move direction and specifies display shift. These operations are performed during data write and read. D=1:entire display on C=1:cursor on B=1:cursor position on 1.52 ms 1.52 ms 37 us 37 us x Set cursor moving and display shift control bit, and the direction, without changing DDRAM data. 37 us x DL:interface data is 8/4 bits N:number of line is 2/1 F:font size is 5x11/5x8 37 us Set CGRAM address in address counter 37 us AC5 AC4 AC3 AC2 AC1 AC0 Set DDRAM address in address counter Whether during internal operation or not can be AC6 AC5 AC4 AC3 AC2 AC1 AC0 known by reading BF. The contents of address counter can also be read. Write data into internal D6 D5 D4 D3 D2 D1 D0 RAM (DDRAM/CGRAM) Read data from internal D6 D5 D4 D3 D2 D1 D0 RAM (DDRAM/CGRAM) AC6 AC5 AC4 AC3 AC2 AC1 AC0 37 us 0 us 37 us 37 us Note: Be sure the ST7066U is not in the busy state (BF = 0) before sending an instruction from the MPU to the ST7066U. If an instruction is sent without checking the busy flag, the time between the first instruction and next instruction will take much longer than the instruction time itself. Refer to Instruction Table for the list of each instruction execution time. V2.2 17/42 2006/05/11 ST7066U n Instruction Description Clear Display l RS Code 0 RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 0 0 0 1 Clear all the display data by writing "20H" (space code) to all DDRAM address, and set DDRAM address to "00H" into AC (address counter). Return cursor to the original status, namely, bring the cursor to the left edge on first line of the display. Make entry mode increment (I/D = "1"). Return Home l RS Code 0 RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 0 0 1 x Return Home is cursor return home instruction. Set DDRAM address to "00H" into the address counter. Return cursor to its original site and return display to its original status, if shifted. Contents of DDRAM does not change. Entry Mode Set l RS Code 0 RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 0 1 I/D S Set the moving direction of cursor and display. Ø I/D : Increment / decrement of DDRAM address (cursor or blink) When I/D = "High", cursor/blink moves to right and DDRAM address is increased by 1. When I/D = "Low", cursor/blink moves to left and DDRAM address is decreased by 1. * CGRAM operates the same as DDRAM, when read from or write to CGRAM. Ø S: Shift of entire display When DDRAM read (CGRAM read/write) operation or S = "Low", shift of entire display is not performed. If S = "High" and DDRAM write operation, shift of entire display is performed according to I/D value (I/D = "1" : shift left, I/D = "0" : shift right). V2.2 S I/D Description H H Shift the display to the left H L Shift the display to the right 18/42 2006/05/11 ST7066U Display ON/OFF l RS Code 0 RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 1 D C B Control display/cursor/blink ON/OFF 1 bit register. D : Display ON/OFF control bit When D = "High", entire display is turned on. Ø When D = "Low", display is turned off, but display data is remained in DDRAM. C : Cursor ON/OFF control bit When C = "High", cursor is turned on. Ø When C = "Low", cursor is disappeared in current display, but I/D register remains its data. B : Cursor Blink ON/OFF control bit When B = "High", cursor blink is on, that performs alternate between all the high data and display Ø character at the cursor position. When B = "Low", blink is off. Cursor or Display Shift l RS Code 0 RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 1 S/C R/L x x Without writing or reading of display data, shift right/left cursor position or display. This instruction is used to correct or search display data. During 2-line mode display, cursor moves to the 2nd line after 40th digit of 1st line. Note that display shift is performed simultaneously in all the line. When displayed data is shifted repeatedly, each line shifted individually. When display shift is performed, the contents of address counter are not changed. l S/C R/L Description L L Shift cursor to the left AC=AC-1 L H Shift cursor to the right AC=AC+1 H L Shift display to the left. Cursor follows the display shift AC=AC H H Shift display to the right. Cursor follows the display shift AC=AC Function Set RS Code V2.2 AC Value 0 RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 1 DL N 19/42 F x x 2006/05/11 ST7066U DL : Interface data length control bit When DL = "High", it means 8-bit bus mode with MPU. Ø When DL = "Low", it means 4-bit bus mode with MPU. So to speak, DL is a signal to select 8-bit or 4-bit bus mode. When 4-bit bus mode, it needs to transfer 4-bit data by two times. N : Display line number control bit When N = "Low", it means 1-line display mode. Ø When N = "High", 2-line display mode is set. F : Display font type control bit When F = "Low", it means 5 x 8 dots format display mode Ø When F = "High", 5 x11 dots format display mode. N F No. of Display Lines Character Font Duty Factor L L 1 5x8 1/8 L H 1 5x11 1/11 H x 2 5x8 1/16 Set CGRAM Address l Code RS RW 0 0 DB7 0 DB6 1 DB5 DB4 DB3 DB2 DB1 DB0 AC5 AC4 AC3 AC2 AC1 AC0 Set CGRAM address to AC. This instruction makes CGRAM data available from MPU. Set DDRAM Address l Code RS RW 0 0 DB7 1 DB6 DB5 DB4 DB3 DB2 DB1 DB0 AC6 AC5 AC4 AC3 AC2 AC1 AC0 Set DDRAM address to AC. This instruction makes DDRAM data available from MPU. When 1-line display mode (N = 0), DDRAM address is from "00H" to "4FH". In 2-line display mode (N = 1), DDRAM address in the 1st line is from "00H" to "27H", and DDRAM address in the 2nd line is from "40H" to "67H". V2.2 20/42 2006/05/11 ST7066U Read Busy Flag and Address l Code RS RW DB7 0 1 BF DB6 DB5 DB4 DB3 DB2 DB1 DB0 AC6 AC5 AC4 AC3 AC2 AC1 AC0 When BF = “High”, indicates that the internal operation is being processed.So during this time the next instruction cannot be accepted. The address Counter (AC) stores DDRAM/CGRAM addresses, transferred from IR. After writing into (reading from) DDRAM/CGRAM, AC is automatically increased (decreased) by 1. Write Data to CGRAM or DDRAM l RS Code 1 RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 D7 D6 D5 D4 D3 D2 D1 D0 Write binary 8-bit data to DDRAM/CGRAM. The selection of RAM from DDRAM, CGRAM, is set by the previous address set instruction : DDRAM address set, CGRAM address set. RAM set instruction can also determine the AC direction to RAM. After write operation, the address is automatically increased/decreased by 1, according to the entry mode. Read Data from CGRAM or DDRAM l RS Code 1 RW DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 1 D7 D6 D5 D4 D3 D2 D1 D0 Read binary 8-bit data from DDRAM/CGRAM. The selection of RAM is set by the previous address set instruction. If address set instruction of RAM is not performed before this instruction, the data that read first is invalid, because the direction of AC is not determined. If you read RAM data several times without RAM address set instruction before read operation, you can get correct RAM data from the second, but the first data would be incorrect, because there is no time margin to transfer RAM data. In case of DDRAM read operation, cursor shift instruction plays the same role as DDRAM address set instruction : it also transfer RAM data to output data register. After read operation address counter is automatically increased/decreased by 1 according to the entry mode. After CGRAM read operation, display shift may not be executed correctly. * In case of RAM write operation, after this AC is increased/decreased by 1 like read operation. In this time, AC indicates the next address position, but you can read only the previous data by read instruction. V2.2 21/42 2006/05/11 ST7066U n Reset Function Initializing by Internal Reset Circuit An internal reset circuit automatically initializes the ST7066U when the power is turned on. The following instructions are executed during the initialization. The busy flag (BF) is kept in the busy state until the initialization ends (BF = 1). The busy state lasts for 40 ms after VCC rises to 4.5 V. 1. Display clear 2. Function set: DL = 1; 8-bit interface data N = 0; 1-line display F = 0; 5x8 dot character font 3. Display on/off control: D = 0; Display off C = 0; Cursor off B = 0; Blinking off 4. Entry mode set: I/D = 1; Increment by 1 S = 0; No shift Note: If the electrical characteristics conditions listed in the table Power Supply Conditions (Page 31) are not met, the internal reset circuit will not operate normally and will fail to initialize the ST7066U. For such a case, initialization must be performed by the MPU as explain by the following figures. V2.2 22/42 2006/05/11 ST7066U n Initializing by Instruction l 8-bit Interface (fosc=270KHz) POWER ON Wait time >40mS After Vcc >4.5V Function set RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 1 1 N F X X BF cannot be checked before this instruction. Wait time >37uS Function set RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 1 1 N F X X BF cannot be checked before this instruction. Wait time >37uS Display ON/OFF control RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 0 1 D C B Wait time >37uS Display clear RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 0 0 0 0 1 Wait time >1.52mS Entry mode set RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 0 0 1 I/D S Initialization end V2.2 23/42 2006/05/11 ST7066U Ø Initial Program Code Example For 8051 MPU(8 Bit Interface): ;--------------------------------------------------------------------------------INITIAL_START: CALL DELAY40mS MOV CALL CALL A,#38H ;FUNCTION SET WRINS_NOCHK ;8 bit,N=1,5*7dot DELAY37uS MOV CALL CALL A,#38H ;FUNCTION SET WRINS_NOCHK ;8 bit,N=1,5*7dot DELAY37uS MOV CALL CALL A,#0FH WRINS_CHK DELAY37uS ;DISPLAY ON MOV CALL CALL A,#01H WRINS_CHK DELAY1.52mS ;CLEAR DISPLAY MOV A,#06H ;ENTRY MODE SET CALL WRINS_CHK ;CURSOR MOVES TO RIGHT CALL DELAY37uS ;--------------------------------------------------------------------------------MAIN_START: XXXX XXXX XXXX XXXX . . . . ;--------------------------------------------------------------------------------WRINS_CHK: CALL CHK_BUSY WRINS_NOCHK: CLR RS ;EX:Port 3.0 CLR RW ;EX:Port 3.1 SETB E ;EX:Port 3.2 MOV P1,A ;EX:Port 1=Data Bus CLR E MOV P1,#FFH ;For Check Busy Flag RET ;--------------------------------------------------------------------------------CHK_BUSY: ;Check Busy Flag CLR RS SETB RW SETB E JB P1.7,$ CLR E RET V2.2 24/42 2006/05/11 ST7066U l 4-bit Interface (fosc=270KHz) POWER ON Wait time >40mS After Vcc >4.5V Function set RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 1 1 X X X X BF cannot be checked before this instruction. Wait time >37uS Function set RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 1 0 X X X X 0 0 N F X X X X X X BF cannot be checked before this instruction. Wait time >37uS Function set RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 1 0 X X X X 0 0 N F X X X X X X BF cannot be checked before this instruction. Wait time >37uS Display ON/OFF control RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 0 X X X X 0 0 1 D C B X X X X Wait time >37uS Display clear RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 0 X X X X 0 0 0 0 0 1 X X X X Wait time >1.52mS Entry mode set RS R/W DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 0 0 0 0 0 0 X X X X 0 0 0 1 I/D S X X X X Initialization end V2.2 25/42 2006/05/11 ST7066U Ø Initial Program Code Example For 8051 MPU(4 Bit Interface): ;------------------------------------------------------------------INITIAL_START: CALL DELAY40mS MOV CALL CALL A,#38H WRINS_ONCE DELAY37uS ;FUNCTION SET ;8 bit,N=1,5*7dot MOV CALL CALL A,#28H ;FUNCTION SET WRINS_NOCHK ;4 bit,N=1,5*7dot DELAY37uS MOV CALL CALL A,#28H ;FUNCTION SET WRINS_NOCHK ;4 bit,N=1,5*7dot DELAY37uS MOV CALL CALL A,#0FH WRINS_CHK DELAY37uS ;DISPLAY ON MOV CALL CALL A,#01H WRINS_CHK DELAY1.52mS ;CLEAR DISPLAY MOV A,#06H ;ENTRY MODE SET CALL WRINS_CHK CALL DELAY37uS ;------------------------------------------------------------------MAIN_START: XXXX XXXX XXXX XXXX . . . . . . . . . . ;------------------------------------------------------------------WRINS_CHK: CALL CHK_BUSY WRINS_NOCHK: PUSH A ANL A,#F0H CLR RS ;EX:Port 3.0 CLR RW ;EX:Port 3.1 SETB E ;EX:Port 3.2 MOV P1,A ;EX:Port1=Data Bus CLR E POP A SWAP A WRINS_ONCE: ANL A,#F0H CLR RS CLR RW SETB E MOV P1,A CLR E MOV P1,#FFH ;For Check Bus Flag RET ;------------------------------------------------------------------CHK_BUSY: ;Check Busy Flag PUSH A MOV P1,#FFH $1 CLR RS SETB RW SETB E MOV A,P1 CLR E MOV P1,#FFH CLR RS SETB RW SETB E NOP CLR E JB A.7,$1 POP A RET . . V2.2 26/42 2006/05/11 ST7066U n Interfacing to the MPU The ST7066U can send data in either two 4-bit operations or one 8-bit operation, thus allowing interfacing with 4or 8-bit MPU. l For 4-bit interface data, only four bus lines (DB4 to DB7) are used for transfer. Bus lines DB0 to DB3 are disabled. The data transfer between the ST7066U and the MPU is completed after the 4-bit data has been transferred twice. As for the order of data transfer, the four high order bits (for 8-bit operation, DB4 to DB7) are transferred before the four low order bits (for 8-bit operation, DB0 to DB3). The busy flag must be checked (one instruction) after the 4-bit data has been transferred twice. Two more 4-bit operations then transfer the busy flag and address counter data. Ø Example of busy flag check timing sequence RS R /W D e la y (> 8 0 u s ) E In te r n a l o p e r a tio n F u n c t io n in g DB7 IR 7 IR 3 In s t r u c t io n w r it e Ø N ot Busy AC3 B u s y f la g c h e c k AC3 B u s y f la g c h e c k IR 3 I n s tr u c t io n w r it e Intel 8051 interface COM1 to COM16 P1.0 to P1.3 4 16 DB4 to DB7 P3.0 P3.1 P3.2 RS R/W E Intel 8051 Serial V2.2 IR 7 SEG1 to SEG40 40 ST7066U 27/42 2006/05/11 ST7066U l For 8-bit interface data, all eight bus lines (DB0 to DB7) are used. Ø Example of busy flag check timing sequence RS R /W D e la y (> 8 0 u s ) E In te r n a l o p e r a t io n F u n c t io n in g DB7 D a ta I n s t r u c t io n w r ite Ø N ot Busy B usy B usy B u s y f la g c h e c k B u s y f la g c h e c k B u s y f la g c h e c k I n s t r u c tio n w r it e Intel 8051 interface COM1 to COM16 P1.0 to P1.7 8 16 DB0 to DB7 RS R/W E P3.0 P3.1 P3.2 Intel 8051 Serial V2.2 D a ta SEG1 to SEG40 40 ST7066U 28/42 2006/05/11 ST7066U n Supply Voltage for LCD Drive There are different voltages that supply to ST7066U’s pin (V1 - V5) to obtain LCD drive waveform. The relations of the bias, duty factor and supply voltages are shown as below: Duty Factor 1/8, 1/11 1/16 Bias Supply Voltage V1 V2 V3 V4 V5 1/4 Vcc - 1/4VLCD Vcc - 1/2VLCD Vcc - 1/2VLCD Vcc - 3/4VLCD Vcc - VLCD 1/5 Vcc - 1/5VLCD Vcc - 2/5VLCD Vcc - 3/5VLCD Vcc - 4/5VLCD Vcc- VLCD VCC(+5V) VCC(+5V) VCC VCC R R V1 V2 V3 V1 R V2 VLCD V3 R V4 R V5 V5 VR 1/5 bias (1/16 duty cycle) -5V V2.2 VLCD R V4 R 1/4 bias (1/8, 1/11 duty cycle) R VR -5V 29/42 2006/05/11 ST7066U n Timing Characteristics l Writing data from MPU to ST7066U VIH1 RS VIL1 tAS tAH RW tPW tAH tf E tDSW tr tH Valid data DB0-DB7 tC l Reading data from ST7066U to MPU VIH1 RS VIL1 tAS tAH RW tPW tAH tf E tDDR tH tr Valid data DB0-DB7 tC V2.2 30/42 2006/05/11 ST7066U Interface Timing with External Driver l tct VOH2 CL1 VOL2 tCWH tCWH CL2 tCST tCWL tct D tDH tSU M tDM n Power Supply Conditions Symbol Characteristics tPOR Power rise time tIOL I/O Low time tPW Enable pulse width 1. Description Power rise time that will trigger internal power on reset circuit The period that I/O is kept low. Min. Typ. 0.1 40 Max. Unit 100 ms ms Please refer to the following tables. During tPOR, VDD noise should be reduced (especially close to 2.0V). Otherwise the Power-ON-Reset function might be triggered several times and maybe cause unexpected result. 2. V2.2 During tIOL, the I/O ports of the interface (control and data signals) should be kept at “Low”. 31/42 2006/05/11 ST7066U n AC Characteristics (TA = 25℃, VCC = 2.7V) Symbol Characteristics Test Condition Min. Typ. Max. Unit Internal Clock Operation fOSC OSC Frequency R = 75KW 190 270 350 KHz External Clock Operation fEX TR,TF External Frequency - 125 270 410 KHz Duty Cycle - 45 50 55 % Rise/Fall Time - - - 0.2 ms Write Mode (Writing data from MPU to ST7066U) TC Enable Cycle Time Pin E 1200 - - ns TPW Enable Pulse Width Pin E 460 - - ns TR,TF Enable Rise/Fall Time Pin E - - 25 ns 0 - - ns TAS Address Setup Time Pins: RS,RW,E TAH Address Hold Time Pins: RS,RW,E 10 - - ns TDSW Data Setup Time Pins: DB0 - DB7 80 - - ns TH Data Hold Time Pins: DB0 - DB7 10 - - ns Read Mode (Reading Data from ST7066U to MPU) TC Enable Cycle Time Pin E 1200 - - ns TPW Enable Pulse Width Pin E 480 - - ns TR,TF Enable Rise/Fall Time Pin E - - 25 ns 0 - - ns TAS Address Setup Time Pins: RS,RW,E TAH Address Hold Time Pins: RS,RW,E 10 - - ns TDDR Data Setup Time Pins: DB0 - DB7 - - 320 ns TH Data Hold Time Pins: DB0 - DB7 10 - - ns Interface Mode with LCD Driver(ST7065) V2.2 TCWH Clock Pulse with High Pins: CL1, CL2 800 - - ns TCWL Clock Pulse with Low Pins: CL1, CL2 800 - - ns TCST Clock Setup Time Pins: CL1, CL2 500 - - ns TSU Data Setup Time Pin: D 300 - - ns TDH Data Hold Time Pin: D 300 - - ns TDM M Delay Time Pin: M 0 - 2000 ns 32/42 2006/05/11 ST7066U n AC Characteristics (TA = 25℃, VCC = 5V) Symbol Characteristics Test Condition Min. Typ. Max. Unit Internal Clock Operation fOSC OSC Frequency R = 91KW 190 270 350 KHz External Clock Operation fEX TR,TF External Frequency - 125 270 410 KHz Duty Cycle - 45 50 55 % Rise/Fall Time - - - 0.2 ms Write Mode (Writing data from MPU to ST7066U) TC Enable Cycle Time Pin E 1200 - - ns TPW Enable Pulse Width Pin E 140 - - ns TR,TF Enable Rise/Fall Time Pin E - - 25 ns 0 - - ns TAS Address Setup Time Pins: RS,RW,E TAH Address Hold Time Pins: RS,RW,E 10 - - ns TDSW Data Setup Time Pins: DB0 - DB7 40 - - ns TH Data Hold Time Pins: DB0 - DB7 10 - - ns Read Mode (Reading Data from ST7066U to MPU) TC Enable Cycle Time Pin E 1200 - - ns TPW Enable Pulse Width Pin E 140 - - ns TR,TF Enable Rise/Fall Time Pin E - - 25 ns 0 - - ns TAS Address Setup Time Pins: RS,RW,E TAH Address Hold Time Pins: RS,RW,E 10 - - ns TDDR Data Setup Time Pins: DB0 - DB7 - - 100 ns TH Data Hold Time Pins: DB0 - DB7 10 - - ns Interface Mode with LCD Driver(ST7065) V2.2 TCWH Clock Pulse with High Pins: CL1, CL2 800 - - ns TCWL Clock Pulse with Low Pins: CL1, CL2 800 - - ns TCST Clock Setup Time Pins: CL1, CL2 500 - - ns TSU Data Setup Time Pin: D 300 - - ns TDH Data Hold Time Pin: D 300 - - ns TDM M Delay Time Pin: M 0 - 2000 ns 33/42 2006/05/11 ST7066U n Absolute Maximum Ratings Characteristics Symbol Value Power Supply Voltage VCC -0.3 to +7.0 LCD Driver Voltage VLCD VCC-10.0 to VCC+0.3 Input Voltage VIN -0.3 to VCC+0.3 Operating Temperature TA -40 C to + 90 C Storage Temperature TSTO -55 C to + 125 C o o o o n DC Characteristics ( TA = 25℃ , VCC = 2.7 V – 4.5 V ) Symbol Characteristics Test Condition V2.2 Min. Typ. Max. Unit VCC Operating Voltage - 2.7 - 4.5 V VLCD LCD Voltage VCC-V5 3.0 - 10.0 V ICC Power Supply Current fOSC = 270KHz VCC=3.0V - 0.1 0.25 mA VIH1 Input High Voltage (Except OSC1) - 0.7Vcc - VCC V VIL1 Input Low Voltage (Except OSC1) - - 0.3 - 0.6 V VIH2 Input High Voltage (OSC1) - 0.7Vcc - VCC V VIL2 Input Low Voltage (OSC1) - - - 0.2Vcc V VOH1 Output High Voltage (DB0 - DB7) IOH = -0.1mA 0.75 Vcc - - V VOL1 Output Low Voltage (DB0 - DB7) IOL = 0.1mA - - 0.2Vcc V VOH2 Output High Voltage (Except DB0 - DB7) IOH = -0.04mA 0.8VCC - VCC V VOL2 Output Low Voltage (Except DB0 - DB7) IOL = 0.04mA - - 0.2VCC V RCOM Common Resistance VLCD = 4V, Id = 0.05mA - 2 20 KW RSEG Segment Resistance VLCD = 4V, Id = 0.05mA - 2 30 KW ILEAK Input Leakage Current VIN = 0V to VCC -1 - 1 mA IPUP Pull Up MOS Current VCC = 3V -10 -50 -120 mA 34/42 2006/05/11 ST7066U n DC Characteristics ( TA = 25℃, VCC = 4.5 V - 5.5 V ) Symbol Characteristics V2.2 Test Condition Min. Typ. Max. Unit VCC Operating Voltage - 4.5 - 5.5 V VLCD LCD Voltage VCC-V5 3.0 - 10.0 V ICC Power Supply Current fOSC = 270KHz VCC=5.0V - 0.2 0.5 mA VIH1 Input High Voltage (Except OSC1) - 0.7Vcc - VCC V VIL1 Input Low Voltage (Except OSC1) - -0.3 - 0.6 V VIH2 Input High Voltage (OSC1) - VCC-1 - VCC V VIL2 Input Low Voltage (OSC1) - - - 1.0 V VOH1 Output High Voltage (DB0 - DB7) IOH = -0.1mA 3.9 - VCC V VOL1 Output Low Voltage (DB0 - DB7) IOL = 0.1mA - - 0.4 V VOH2 Output High Voltage (Except DB0 - DB7) IOH = -0.04mA 0.9VCC - VCC V VOL2 Output Low Voltage (Except DB0 - DB7) IOL = 0.04mA - - 0.1VCC V RCOM Common Resistance VLCD = 4V, Id = 0.05mA - 2 20 KW RSEG Segment Resistance VLCD = 4V, Id = 0.05mA - 2 30 KW ILEAK Input Leakage Current VIN = 0V to VCC -1 - 1 mA IPUP Pull Up MOS Current VCC = 5V -50 -110 -180 mA 35/42 2006/05/11 ST7066U n LCD Frame Frequency l Assume the oscillation frequency is 270KHZ, 1 clock cycle time = 3.7us, 1/16 duty; 1/5 bias,1 frame = 3.7us x 200 x 16 = 11840us=11.8ms(84.7Hz) 200 clocks 1 2 3 4 16 1 2 3 4 16 1 2 3 4 16 Vcc V1 V2 COM1 V3 V4 V5 Vcc V1 V2 COM2 V3 V4 V5 Vcc V1 V2 COM16 V3 V4 V5 Vcc V1 V2 SEGx off V3 V4 V5 Vcc V1 V2 SEGx on V3 V4 V5 1 frame V2.2 36/42 2006/05/11 ST7066U l Assume the oscillation frequency is 270KHZ, 1 clock cycle time = 3.7us, 1/11 duty; 1/4 bias,1 frame = 3.7us x 400 x 11 = 16280us=16.3ms (61.3Hz) 400 clocks 1 2 3 4 11 1 2 3 4 11 1 2 3 4 11 Vcc V1 COM1 V2 V3 V4 V5 Vcc V1 COM2 V2 V3 V4 V5 Vcc V1 COM11 V2 V3 V4 V5 Vcc V1 SEGx off V2 V3 V4 V5 Vcc V1 SEGx on V2 V3 V4 V5 1 frame V2.2 37/42 2006/05/11 ST7066U l Assume the oscillation frequency is 270KHZ, 1 clock cycle time = 3.7us, 1/8 duty; 1/4 bias,1 frame = 3.7us x 400 x 8 = 11840us=11.8ms (84.7Hz) 400 clocks 1 2 3 4 8 1 2 3 4 8 1 2 3 4 8 Vcc V1 COM1 V2 V3 V4 V5 Vcc V1 COM2 V2 V3 V4 V5 Vcc V1 COM8 V2 V3 V4 V5 Vcc V1 SEGx off V2 V3 V4 V5 Vcc V1 SEGx on V2 V3 V4 V5 1 frame V2.2 38/42 2006/05/11 ST7066U n I/O Pad Configuration VCC VCC VCC PMOS PMOS PMOS NMOS NMOS Input PAD:E(No Pull up) Input PAD:RS,R/W(With Pull up) VCC PMOS VCC NMOS Output PAD:CL1,CL2,M,D VCC VCC VCC Enable PMOS PMOS PMOS Data NMOS NMOS I/O PAD:DB0-DB7 V2.2 39/42 2006/05/11 ST7066U n LCD and ST7066U Connection ST7066U 1. 5x8 dots, 8 characters x 1 line (1/4 bias, 1/8 duty) COM1 . . . . . . . . COM8 SEG1 . . . . . SEG40 LCD Panel: 8 Characters x 1 line ST7066U 2. 5x11 dots, 8 characters x 1 line (1/4 bias, 1/11 duty) V2.2 COM1 . . . . . . . . . . . COM11 LCD Panel: 8 Characters x 1 line SEG1 . . . . . . . . . . SEG40 40/42 2006/05/11 ST7066U 3. 5x8 dots, 8 characters x 2 line (1/5 bias, 1/16 duty) ST7066U COM1 . . . . . . . . COM8 COM9 . . . . . . . . COM16 SEG1 . . . . . . . . . . SEG40 LCD Panel: 8 Characters x 2 line 4. 5x8 dots, 16 characters x 1 line (1/5 bias, 1/16 duty) ST7066U COM1 . . . . . . . . COM8 SEG1 . . . . . . SEG40 LCD Panel: 16 Characters x 1 line COM9 . . . . . . . . COM16 V2.2 41/42 2006/05/11 ST7066U n Application Circuit Com 1-16 V5 V4 V3 V2 V1 M CL1 CL2 GND VCC Seg 1-40 ST7066U DB0-DB7 To MPU Vcc(+5V) Regsister Dot Matrix LCD Panel DL2 DR2 VDD DL1 DL2 DR2 Seg 1-40 DL1 Seg 1-40 VDD FCS V3 V4 -V or GND V6 M CL2 CL1 DR1 DR1 FCS V1 VR ST7065 SHL1 ST7065 CL1 SHL1 V4 VEE SHL2 V5 VSS V2 CL2 V3 Regsister V6 SHL2 V5 Regsister M V2 Regsister VSS VEE V1 Regsister VR=10K~30Kohm Note:Regsister=2.2K~10K ohm 2006/05/11 42/42 V2.2