K64P142M120SF5

Freescale Semiconductor, Inc.
Data Sheet: Technical Data
Document number: K64P142M120SF5
Rev. 6, 08/2015
Kinetis K64 Sub-Family Data
Sheet With 1 MB Flash
MK64FN1M0CAJ12R
120 MHz ARM® Cortex®-M4-based Microcontroller with FPU
The K64 product family features high memory densities, low
power capabilities, optimized integration, in an ultra-small
package. It shares the comprehensive enablement and
scalability of the Kinetis family.
This product offers:
• Up to 1 MB flash, with 256 KB of embedded SRAM
• 10/100 Mbit/s Ethernet MAC with MII and RMII interfaces
• Run power consumption down to 250 μA/MHz. Static
power consumption down to 5.8 μA with full state retention
and 5 μs wakeup. Lowest Static mode down to 339 nA
• USB LS/FS OTG 2.0 with embedded 3.3 V, 120 mA LDO
voltage regulator with USB device crystal-less operation
Performance
• Up to 120 MHz ARM® Cortex®-M4 core with DSP
instructions and Floating Point Unit delivering 1.25
Dhrystone MIPS per MHz
Memories and memory interfaces
• Up to 1 MB program flash memory and 256 KB RAM
• FlexBus external bus interface
System peripherals
• Multiple low-power modes, low-leakage wakeup unit
• Memory protection unit with multi-master protection
• 16-channel DMA controller
• External watchdog monitor and software watchdog
Clocks
• 3 to 32 MHz and 32 kHz crystal oscillator
• Multi-purpose clock generator
• 1 kHz, 32 kHz, and 4 MHz internal reference clock
• 48 MHz internal reference
Security and integrity modules
• Hardware CRC module
• Hardware random-number generator
• Hardware encryption supporting DES, 3DES, AES,
MD5, SHA-1, and SHA-256 algorithms
• 128-bit unique identification (ID) number per chip
142 WLCSP
4.84 x 5.58 x 0.60 mm Pitch 0.4 mm
Communication interfaces
• Ethernet controller with MII and RMII interface
• USB full-/low-speed On-the-Go controller
• Controller Area Network (CAN) module
• Three SPI modules
• Three I2C modules
• Six UART modules
• Secure Digital Host Controller (SDHC)
• I2S module
Timers
• Programmable delay block
• Two 8-channel FlexTimers (PWM/Motor Control)
• Two 2-channel FlexTimer (Quad Decoder/PWM)
• IEEE 1588 timers
• PIT and 16-bit low-power timer
• Carrier modulator transmitter
• Real-time clock
Analog modules
• Two 16-bit SAR ADCs
• Two 12-bit DACs
• Three analog comparators (CMP)
• Voltage reference
Operating Characteristics
• Voltage range: 1.71 to 3.6 V
• Flash write voltage range: 1.71 to 3.6 V
• Temperature range (ambient): –40 to 85°C
Freescale reserves the right to change the detail specifications as may be required to
permit improvements in the design of its products. © 2013–2014 Freescale
Semiconductor, Inc. All rights reserved.
Ordering Information 1
Part Number
MK64FN1M0CAJ12R
Memory
Maximum number of I\O's
Flash
SRAM (KB)
1 MB
256
100
1. To confirm current availability of ordererable part numbers, go to http://www.freescale.com and perform a part number
search.
Related Resources
Type
Description
Resource
Selector
Guide
The Freescale Solution Advisor is a web-based tool that features
interactive application wizards and a dynamic product selector.
Solution Advisor
Product Brief
The Product Brief contains concise overview/summary information to
enable quick evaluation of a device for design suitability.
K60PB1
Reference
Manual
The Reference Manual contains a comprehensive description of the
structure and function (operation) of a device.
K64P144M120SF5RM 1
Data Sheet
The Data Sheet includes electrical characteristics and signal
connections.
This document
Package
drawing
Package dimensions are provided in package drawings.
• WLCSP 142-pin:
98ASA00639D1
1. To find the associated resource, go to http://www.freescale.com and perform a search using this term.
2
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Kinetis K64 Family
ARM ® Cortex™-M4
Core
System
Memories and Memory Interfaces
Internal
and external
watchdogs
Program
flash
RAM
Phaselocked loop
External
bus
Frequencylocked loop
Debug
interfaces
DSP
Memory
protection
FlexMemory
Interrupt
controller
Floatingpoint unit
DMA
Serial
programming
interface
Low/high
frequency
oscillators
Internal
reference
clocks
Low-leakage
wakeup
Security
Analog
Timers
CRC
16-bit ADC
x2
Timers
x2 (8ch)
x2 (2ch)
Random
number
generator
Analog
comparator
x3
Hardware
encryption
6-bit DAC
x3
and Integrity
12-bit DAC
x2
Voltage
reference
Clocks
Programmable
delay block
Periodic
interrupt
timers
Low power
timer
Independent
real-time
clock
Communication Interfaces
2
I C
x3
I S
UART
x6
Secure
Digital
SPI
x3
USB OTG
LS/FS
CAN
x1
USB LS/FS
transceiver
IEEE 1588
Ethernet
USB charger
detect
IEEE 1588
Timers
2
Human-Machine
Interface (HMI)
GPIO
USB voltage
regulator
Figure 1. K64 block diagram
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
3
Freescale Semiconductor, Inc.
Table of Contents
1 Ratings.................................................................................... 5
1.1 Thermal handling ratings................................................. 5
1.2 Moisture handling ratings................................................ 5
1.3 ESD handling ratings....................................................... 5
1.4 Voltage and current operating ratings............................. 5
2 General................................................................................... 6
2.1 AC electrical characteristics.............................................6
2.2 Nonswitching electrical specifications..............................6
2.2.1
Voltage and current operating requirements.....6
2.2.2
LVD and POR operating requirements............. 8
2.2.3
Voltage and current operating behaviors.......... 8
2.2.4
Power mode transition operating behaviors......10
2.2.5
Power consumption operating behaviors.......... 11
2.2.6
EMC radiated emissions operating behaviors...16
2.2.7
Designing with radiated emissions in mind....... 17
2.2.8
Capacitance attributes...................................... 17
2.3 Switching specifications...................................................17
2.3.1
Device clock specifications............................... 17
2.3.2
General switching specifications....................... 18
2.4 Thermal specifications..................................................... 19
2.4.1
Thermal operating requirements....................... 19
2.4.2
Thermal attributes............................................. 20
3 Peripheral operating requirements and behaviors.................. 21
3.1 Core modules.................................................................. 21
3.1.1
Debug trace timing specifications..................... 21
3.1.2
JTAG electricals................................................ 21
3.2 System modules.............................................................. 24
3.3 Clock modules................................................................. 24
3.3.1
MCG specifications........................................... 24
3.3.2
IRC48M specifications...................................... 27
3.3.3
Oscillator electrical specifications..................... 27
3.3.4
32 kHz oscillator electrical characteristics.........30
3.4 Memories and memory interfaces................................... 30
3.4.1
Flash (FTFE) electrical specifications............... 30
3.4.2
EzPort switching specifications......................... 32
3.4.3
Flexbus switching specifications....................... 33
3.5 Security and integrity modules........................................ 36
3.6 Analog............................................................................. 36
3.6.1
ADC electrical specifications.............................37
4
Freescale Semiconductor, Inc.
4
5
6
7
8
3.6.2
CMP and 6-bit DAC electrical specifications.....41
3.6.3
12-bit DAC electrical characteristics................. 43
3.6.4
Voltage reference electrical specifications........ 46
3.7 Timers..............................................................................47
3.8 Communication interfaces............................................... 47
3.8.1
Ethernet switching specifications...................... 48
3.8.2
USB electrical specifications............................. 49
3.8.3
USB DCD electrical specifications.................... 50
3.8.4
USB VREG electrical specifications..................50
3.8.5
CAN switching specifications............................ 51
3.8.6
DSPI switching specifications (limited voltage
range)................................................................51
3.8.7
DSPI switching specifications (full voltage
range)................................................................53
3.8.8
Inter-Integrated Circuit Interface (I2C) timing....54
3.8.9
UART switching specifications.......................... 56
3.8.10 SDHC specifications......................................... 56
3.8.11 I2S switching specifications.............................. 57
Dimensions............................................................................. 63
4.1 Obtaining package dimensions....................................... 63
Pinout...................................................................................... 63
5.1 K64 Signal Multiplexing and Pin Assignments.................64
5.2 Unused analog interfaces................................................ 69
5.3 K64 Pinouts..................................................................... 70
Ordering parts......................................................................... 71
6.1 Determining valid orderable parts....................................71
Part identification.....................................................................72
7.1 Description.......................................................................72
7.2 Format............................................................................. 72
7.3 Fields............................................................................... 72
7.4 Example...........................................................................73
Terminology and guidelines.................................................... 73
8.1 Definitions........................................................................ 73
8.2 Examples......................................................................... 74
8.3 Typical-value conditions.................................................. 74
8.4 Relationship between ratings and operating
requirements....................................................................74
8.5 Guidelines for ratings and operating requirements..........75
9 Revision History...................................................................... 75
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Ratings
1 Ratings
1.1 Thermal handling ratings
Symbol
Description
Min.
Max.
Unit
Notes
TSTG
Storage temperature
–55
150
°C
1
TSDR
Solder temperature, lead-free
—
260
°C
2
Solder temperature, leaded
—
245
1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic
Solid State Surface Mount Devices.
1.2 Moisture handling ratings
Symbol
MSL
Description
Moisture sensitivity level
Min.
Max.
Unit
Notes
—
1
—
1
1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic
Solid State Surface Mount Devices.
1.3 ESD handling ratings
Symbol
Description
Min.
Max.
Unit
Notes
VHBM
Electrostatic discharge voltage, human body model
-2000
+2000
V
1
VCDM
Electrostatic discharge voltage, charged-device
model
-500
+500
V
2
Latch-up current at ambient temperature of 105°C
-100
+100
mA
3
ILAT
1. Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human
Body Model (HBM).
2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for
Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.
1.4 Voltage and current operating ratings
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
5
Freescale Semiconductor, Inc.
General
Symbol
Description
Min.
Max.
Unit
VDD
Digital supply voltage
–0.3
3.8
V
IDD
Digital supply current
—
185
mA
–0.3
5.5
V
–0.3
VBAT + 0.3
V
Analog1, RESET, EXTAL, and XTAL input voltage
–0.3
VDD + 0.3
V
Maximum current single pin limit (applies to all digital pins)
–25
25
mA
VDD – 0.3
VDD + 0.3
V
VDIO
Digital input voltage (except RESET, EXTAL, and XTAL)
VDRTC_WAKEU RTC Wakeup input voltage
P
VAIO
ID
VDDA
Analog supply voltage
VUSB0_DP
USB0_DP input voltage
–0.3
3.63
V
VUSB0_DM
USB0_DM input voltage
–0.3
3.63
V
USB regulator input
–0.3
6.0
V
RTC battery supply voltage
–0.3
3.8
V
VREGIN
VBAT
1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.
2 General
2.1 AC electrical characteristics
Unless otherwise specified, propagation delays are measured from the 50% to the 50%
point, and rise and fall times are measured at the 20% and 80% points, as shown in the
following figure.
VIH
Input Signal
High
Low
80%
50%
20%
Midpoint1
Fall Time
VIL
Rise Time
The midpoint is VIL + (VIH - VIL) / 2
Figure 2. Input signal measurement reference
2.2 Nonswitching electrical specifications
6
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
General
2.2.1 Voltage and current operating requirements
Table 1. Voltage and current operating requirements
Symbol
Description
Min.
Max.
Unit
VDD
Supply voltage
1.71
3.6
V
VDDA
Analog supply voltage
1.71
3.6
V
VDD – VDDA VDD-to-VDDA differential voltage
–0.1
0.1
V
VSS – VSSA VSS-to-VSSA differential voltage
–0.1
0.1
V
1.71
3.6
V
• 2.7 V ≤ VDD ≤ 3.6 V
0.7 × VDD
—
V
• 1.7 V ≤ VDD ≤ 2.7 V
0.75 × VDD
—
V
• 2.7 V ≤ VDD ≤ 3.6 V
—
0.35 × VDD
V
• 1.7 V ≤ VDD ≤ 2.7 V
—
0.3 × VDD
V
0.06 × VDD
—
V
-5
—
mA
VBAT
VIH
VIL
RTC battery supply voltage
Input high voltage
Input low voltage
VHYS
Input hysteresis
IICDIO
Digital pin negative DC injection current — single pin
1
• VIN < VSS-0.3V
IICAIO
IICcont
Analog2, EXTAL, and XTAL pin DC injection current
— single pin
3
mA
• VIN < VSS-0.3V (Negative current injection)
-5
—
• VIN > VDD+0.3V (Positive current injection)
—
+5
-25
—
—
+25
Contiguous pin DC injection current —regional limit,
includes sum of negative injection currents or sum of
positive injection currents of 16 contiguous pins
• Negative current injection
• Positive current injection
mA
VODPU
Open drain pullup voltage level
VDD
VDD
V
VRAM
VDD voltage required to retain RAM
1.2
—
V
VPOR_VBAT
—
V
VRFVBAT
Notes
VBAT voltage required to retain the VBAT register file
4
1. All 5 V tolerant digital I/O pins are internally clamped to VSS through an ESD protection diode. There is no diode
connection to VDD. If VIN is less than VDIO_MIN, a current limiting resistor is required. If VIN greater than VDIO_MIN
(=VSS-0.3V) is observed, then there is no need to provide current limiting resistors at the pads. The negative DC
injection current limiting resistor is calculated as R=(VDIO_MIN-VIN)/|IICDIO|.
2. Analog pins are defined as pins that do not have an associated general purpose I/O port function. Additionally, EXTAL
and XTAL are analog pins.
3. All analog pins are internally clamped to VSS and VDD through ESD protection diodes. If VIN is less than VAIO_MIN or
greater than VAIO_MAX, a current limiting resistor is required. The negative DC injection current limiting resistor is
calculated as R=(VAIO_MIN-VIN)/|IICAIO|. The positive injection current limiting resistor is calculated as R=(VINVAIO_MAX)/|IICAIO|. Select the larger of these two calculated resistances if the pin is exposed to positive and negative
injection currents.
4. Open drain outputs must be pulled to VDD.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
7
Freescale Semiconductor, Inc.
General
2.2.2 LVD and POR operating requirements
Table 2. VDD supply LVD and POR operating requirements
Symbol
Description
Min.
Typ.
Max.
Unit
VPOR
Falling VDD POR detect voltage
0.8
1.1
1.5
V
VLVDH
Falling low-voltage detect threshold — high
range (LVDV=01)
2.48
2.56
2.64
V
Low-voltage warning thresholds — high range
1
VLVW1H
• Level 1 falling (LVWV=00)
2.62
2.70
2.78
V
VLVW2H
• Level 2 falling (LVWV=01)
2.72
2.80
2.88
V
VLVW3H
• Level 3 falling (LVWV=10)
2.82
2.90
2.98
V
VLVW4H
• Level 4 falling (LVWV=11)
2.92
3.00
3.08
V
—
80
—
mV
1.54
1.60
1.66
V
VHYSH
Low-voltage inhibit reset/recover hysteresis —
high range
VLVDL
Falling low-voltage detect threshold — low
range (LVDV=00)
Low-voltage warning thresholds — low range
1
VLVW1L
• Level 1 falling (LVWV=00)
1.74
1.80
1.86
V
VLVW2L
• Level 2 falling (LVWV=01)
1.84
1.90
1.96
V
VLVW3L
• Level 3 falling (LVWV=10)
1.94
2.00
2.06
V
VLVW4L
• Level 4 falling (LVWV=11)
2.04
2.10
2.16
V
—
60
—
mV
VHYSL
Low-voltage inhibit reset/recover hysteresis —
low range
Notes
VBG
Bandgap voltage reference
0.97
1.00
1.03
V
tLPO
Internal low power oscillator period — factory
trimmed
900
1000
1100
μs
1. Rising threshold is the sum of falling threshold and hysteresis voltage
Table 3. VBAT power operating requirements
Symbol
Description
VPOR_VBAT Falling VBAT supply POR detect voltage
Min.
Typ.
Max.
Unit
0.8
1.1
1.5
V
Notes
2.2.3 Voltage and current operating behaviors
Table 4. Voltage and current operating behaviors
Symbol
VOH
Description
Min.
Max.
Unit
Notes
Output high voltage — high drive strength
Table continues on the next page...
8
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
General
Table 4. Voltage and current operating behaviors (continued)
Symbol
Description
Min.
Max.
Unit
• 2.7 V ≤ VDD ≤ 3.6 V, IOH = -8mA
VDD – 0.5
—
V
• 1.71 V ≤ VDD ≤ 2.7 V, IOH = -3mA
VDD – 0.5
—
V
• 2.7 V ≤ VDD ≤ 3.6 V, IOH = -2mA
VDD – 0.5
—
V
• 1.71 V ≤ VDD ≤ 2.7 V, IOH = -0.6mA
VDD – 0.5
—
V
—
100
mA
VBAT – 0.5
—
V
VBAT – 0.5
—
V
VBAT – 0.5
—
V
VBAT – 0.5
—
V
—
100
mA
• 2.7 V ≤ VDD ≤ 3.6 V, IOL = 9mA
—
0.5
V
• 1.71 V ≤ VDD ≤ 2.7 V, IOL = 3mA
—
0.5
V
• 2.7 V ≤ VDD ≤ 3.6 V, IOL = 2mA
—
0.5
V
• 1.71 V ≤ VDD ≤ 2.7 V, IOL = 0.6mA
—
0.5
V
—
100
mA
—
0.5
V
—
0.5
V
—
0.5
V
—
0.5
V
—
100
mA
Notes
Output high voltage — low drive strength
IOHT
Output high current total for all ports
VOH_RTC_WA Output high voltage — high drive strength
KEUP
• 2.7 V ≤ VBAT ≤ 3.6 V, IOH = -10mA
• 1.71 V ≤ VBAT ≤ 2.7 V, IOH = -3mA
Output high voltage — low drive strength
• 2.7 V ≤ VBAT ≤ 3.6 V, IOH = -2mA
• 1.71 V ≤ VBAT ≤ 2.7 V, IOH = -0.6mA
IOH_RTC_WAK Output high current total for RTC_WAKEUP pins
EUP
VOL
Output low voltage — high drive strength
Output low voltage — low drive strength
IOLT
Output low current total for all ports
VOL_RTC_WA Output low voltage — high drive strength
KEUP
• 2.7 V ≤ VBAT ≤ 3.6 V, IOL = 10mA
• 1.71 V ≤ VBAT ≤ 2.7 V, IOL = 3mA
Output low voltage — low drive strength
• 2.7 V ≤ VBAT ≤ 3.6 V, IOL = 2mA
• 1.71 V ≤ VBAT ≤ 2.7 V, IOL = 0.6mA
IOL_RTC_WAK Output low current total for RTC_WAKEUP pins
EUP
IIN
Input leakage current (per pin) for full temperature
range
—
1
μA
1
IIN
Input leakage current (per pin) at 25°C
—
0.025
μA
1
IIN_RTC_WAK Input leakage current (per RTC_WAKEUP pin) for full
temperature range
EUP
—
1
μA
IIN_RTC_WAK Input leakage current (per RTC_WAKEUP pin) at
25°C
EUP
—
0.025
μA
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
9
Freescale Semiconductor, Inc.
General
Table 4. Voltage and current operating behaviors (continued)
Symbol
IOZ
Description
Hi-Z (off-state) leakage current (per pin)
IOZ_RTC_WAK Hi-Z (off-state) leakage current (per RTC_WAKEUP
pin)
EUP
Min.
Max.
Unit
—
0.25
μA
—
0.25
μA
Notes
RPU
Internal pullup resistors (except RTC_WAKEUP pins)
20
50
kΩ
2
RPD
Internal pulldown resistors (except RTC_WAKEUP
pins)
20
50
kΩ
3
1. Measured at VDD=3.6V
2. Measured at VDD supply voltage = VDD min and Vinput = VSS
3. Measured at VDD supply voltage = VDD min and Vinput = VDD
2.2.4 Power mode transition operating behaviors
All specifications except tPOR, and VLLSx→RUN recovery times in the following table
assume this clock configuration:
•
•
•
•
CPU and system clocks = 100 MHz
Bus clock = 50 MHz
FlexBus clock = 50 MHz
Flash clock = 25 MHz
Table 5. Power mode transition operating behaviors
Symbol
tPOR
Description
After a POR event, amount of time from the point VDD
reaches 1.71 V to execution of the first instruction
across the operating temperature range of the chip.
• VLLS0 → RUN
• VLLS1 → RUN
• VLLS2 → RUN
• VLLS3 → RUN
• LLS → RUN
• VLPS → RUN
• STOP → RUN
10
Freescale Semiconductor, Inc.
Min.
Max.
Unit
—
300
μs
—
156
μs
—
156
μs
—
78
μs
—
78
μs
—
4.8
μs
—
4.5
μs
—
4.5
μs
Notes
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
General
2.2.5 Power consumption operating behaviors
NOTE
The maximum values represent characterized results
equivalent to the mean plus three times the standard
deviation (mean + 3 sigma).
Table 6. Power consumption operating behaviors
Symbol
IDDA
IDD_RUN
Description
Analog supply current
Typ.
Max.
Unit
Notes
—
—
See note
mA
1
Run mode current — all peripheral clocks
disabled, code executing from flash
• @ 1.8V
• @ 3.0V
IDD_RUN
Min.
2
—
31.1
35.3
mA
—
31
35.3
mA
Run mode current — all peripheral clocks
enabled, code executing from flash
3, 4
—
42.7
46.95
mA
• @ 25°C
—
40
41.6
mA
• @ 85°C
—
41.6
44.1
mA
• @ 1.8V
• @ 3.0V
IDD_WAIT
Wait mode high frequency current at 3.0 V —
all peripheral clocks disabled
—
17.9
—
mA
2
IDD_WAIT
Wait mode reduced frequency current at 3.0 V
— all peripheral clocks disabled
—
6.9
—
mA
5
IDD_VLPR
Very-low-power run mode current at 3.0 V —
all peripheral clocks disabled
—
1
—
mA
6
IDD_VLPR
Very-low-power run mode current at 3.0 V —
all peripheral clocks enabled
—
1.7
—
mA
7
—
0.678
—
mA
8
• @ –40 to 25°C
—
0.49
0.67
mA
• @ 70°C
—
1.18
2.11
mA
• @ 85°C
—
1.76
3.53
mA
• @ –40 to 25°C
—
57
139.31
μA
• @ 70°C
—
291
679.33
μA
• @ 85°C
—
494.5
850.6
μA
IDD_VLPW Very-low-power wait mode current at 3.0 V —
all peripheral clocks disabled
IDD_STOP
IDD_VLPS
IDD_LLS
Stop mode current at 3.0 V
Very-low-power stop mode current at 3.0 V
Low leakage stop mode current at 3.0 V
9
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
11
Freescale Semiconductor, Inc.
General
Table 6. Power consumption operating behaviors (continued)
Symbol
Description
Min.
Typ.
Max.
Unit
• @ –40 to 25°C
—
5.8
10.48
μA
• @ 70°C
—
26.7
47.99
μA
• @ 85°C
—
50.2
88.55
μA
• @ –40 to 25°C
—
4.4
5.54
μA
• @ 70°C
—
21
36.46
μA
• @ 85°C
—
39.5
67.45
μA
• @ –40 to 25°C
—
2.1
2.34
μA
• @ 70°C
—
6.84
10.36
μA
• @ 85°C
—
12.6
19.0
μA
• @ –40 to 25°C
—
0.817
0.86
μA
• @ 70°C
—
3.97
5.77
μA
• @ 85°C
—
8.23
12.47
μA
—
0.520
0.60
μA
—
3.67
5.52
μA
—
7.94
11.27
μA
—
0.339
0.412
μA
—
3.36
4.2
μA
—
7.55
9.96
μA
—
0.16
0.19
μA
—
0.55
0.72
μA
—
1.28
1.88
μA
—
0.18
0.21
μA
• @ 70°C
0.66
0.86
μA
• @ 85°C
1.52
2.24
μA
Notes
IDD_VLLS3 Very low-leakage stop mode 3 current at 3.0 V
IDD_VLLS2 Very low-leakage stop mode 2 current at 3.0 V
IDD_VLLS1 Very low-leakage stop mode 1 current at 3.0 V
IDD_VLLS0 Very low-leakage stop mode 0 current at 3.0 V
with POR detect circuit enabled
• @ –40 to 25°C
• @ 70°C
• @ 85°C
IDD_VLLS0 Very low-leakage stop mode 0 current at 3.0 V
with POR detect circuit disabled
• @ –40 to 25°C
• @ 70°C
• @ 85°C
IDD_VBAT
Average current with RTC and 32kHz disabled
• @ 1.8V
• @ –40 to 25°C
• @ 70°C
• @ 85°C
• @ 3.0V
• @ –40 to 25°C
Table continues on the next page...
12
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
General
Table 6. Power consumption operating behaviors (continued)
Symbol
Description
Min.
IDD_VBAT
Average current when CPU is not accessing
RTC registers
Typ.
Max.
Unit
Notes
10
• @ 1.8V
• @ –40 to 25°C
• @ 70°C
• @ 85°C
—
0.59
0.70
μA
—
1.0
1.30
μA
—
1.76
2.59
μA
—
0.71
0.84
μA
—
1.22
1.59
μA
—
2.08
3.06
μA
• @ 3.0V
• @ –40 to 25°C
• @ 70°C
• @ 85°C
1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device.
See each module's specification for its supply current.
2. 120 MHz core and system clock, 60 MHz bus, 40 Mhz FlexBus clock, and 25 MHz flash clock. MCG configured for
PEE mode. All peripheral clocks disabled.
3. 120 MHz core and system clock, 60 MHz bus clock, 40 MHz Flexbus clock, and 25 MHz flash clock. MCG configured
for PEE mode. All peripheral clocks enabled.
4. Max values are measured with CPU executing DSP instructions.
5. 25 MHz core and system clock, 25 MHz bus clock, and 12.5 MHz FlexBus and flash clock. MCG configured for FEI
mode.
6. 4 MHz core, system, FlexBus, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral
clocks disabled. Code executing from flash.
7. 4 MHz core, system, FlexBus, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral
clocks enabled but peripherals are not in active operation. Code executing from flash.
8. 4 MHz core, system, FlexBus, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral
clocks disabled.
9. Data reflects devices with 256 KB of RAM.
10. Includes 32kHz oscillator current and RTC operation.
Table 7. Low power mode peripheral adders — typical value
Symbol
Description
Temperature (°C)
Unit
-40
25
50
70
85
IIREFSTEN4MHz
4 MHz internal reference clock (IRC)
adder. Measured by entering STOP or
VLPS mode with 4 MHz IRC enabled.
56
56
56
56
56
µA
IIREFSTEN32KHz
32 kHz internal reference clock (IRC)
adder. Measured by entering STOP mode
with the 32 kHz IRC enabled.
52
52
52
52
52
µA
IEREFSTEN4MHz
External 4 MHz crystal clock adder.
Measured by entering STOP or VLPS
mode with the crystal enabled.
206
228
237
245
251
uA
IEREFSTEN32KHz
External 32 kHz crystal clock adder by
means of the OSC0_CR[EREFSTEN and
EREFSTEN] bits. Measured by entering
all modes with the crystal enabled.
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
13
Freescale Semiconductor, Inc.
General
Table 7. Low power mode peripheral adders — typical value (continued)
Symbol
Description
Temperature (°C)
Unit
-40
25
50
70
85
VLLS3
440
490
540
560
570
LLS
440
490
540
560
570
VLPS
440
490
540
560
570
STOP
510
560
560
560
610
510
560
560
560
610
48 Mhz internal reference clock
350
350
350
350
350
µA
ICMP
CMP peripheral adder measured by
placing the device in VLLS1 mode with
CMP enabled using the 6-bit DAC and a
single external input for compare. Includes
6-bit DAC power consumption.
22
22
22
22
22
µA
IRTC
RTC peripheral adder measured by
placing the device in VLLS1 mode with
external 32 kHz crystal enabled by means
of the RTC_CR[OSCE] bit and the RTC
ALARM set for 1 minute. Includes
ERCLK32K (32 kHz external crystal)
power consumption.
432
357
388
475
532
nA
IUART
UART peripheral adder measured by
placing the device in STOP or VLPS
mode with selected clock source waiting
for RX data at 115200 baud rate. Includes
selected clock source power consumption.
66
66
66
66
66
µA
214
237
246
254
260
VLLS1
I48MIRC
MCGIRCLK (4 MHz internal reference
clock)
nA
OSCERCLK (4 MHz external crystal)
2.2.5.1
IBG
Bandgap adder when BGEN bit is set and
device is placed in VLPx, LLS, or VLLSx
mode.
45
45
45
45
45
µA
IADC
ADC peripheral adder combining the
measured values at VDD and VDDA by
placing the device in STOP or VLPS
mode. ADC is configured for low power
mode using the internal clock and
continuous conversions.
42
42
42
42
42
µA
Diagram: Typical IDD_RUN operating behavior
The following data was measured under these conditions:
• No GPIOs toggled
14
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
General
• Code execution from flash with cache enabled
• For the ALLOFF curve, all peripheral clocks are disabled except FTFE
Run Mode Current Consumption vs Core Frequency
Temp (C)=25, VDD=3.6V, CACHE=ENABLE, Code Residence=Flash
40.00E-03
35.00E-03
Current Consumption on VDD (A)
30.00E-03
25.00E-03
All Peripheral Clk Gates
20.00E-03
ALLOFF
ALLON
15.00E-03
10.00E-03
5.00E-03
000.00E+00
'1-1-1
'1-1-1
'1-1-1
'1-1-1
'1-1-1
'1-1-1
'1-1-2
'1-2-3
'1-2-4
'1-2-5
1
2
4
6.25
12.5
25
50
75
100
120
Clk Ratio
Core-BusFlaxbus-Flash
Core Freq (MHz)
Figure 3. Run mode supply current vs. core frequency
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
15
Freescale Semiconductor, Inc.
General
Very Low Power Run (VLPR) Current vs Core Frequency
Temp (C)=25, VDD=3.6V, CACHE=ENABLE, Code Residence=Flash
1.40E-03
1.20E-03
Current Consumption on VDD (A)
1.00E-03
800.00E-06
All Peripheral Clk Gates
ALLOFF
ALLON
600.00E-06
400.00E-06
200.00E-06
000.00E+00
'1-1-2
'1-1-1
'1-2-4
1
'1-1-4
'1-1-2
'1-2-4
2
'1-1-4
Clk Ratio
Core-Bus-Flash
Core Freq (MHz)
4
Figure 4. VLPR mode supply current vs. core frequency
2.2.6 EMC radiated emissions operating behaviors
Table 8. EMC radiated emissions operating behaviors
Symbol
Description
Frequency
band
(MHz)
Typ.
Unit
Notes
1, 2
144 LQFP
VRE1
Radiated emissions voltage, band 1
0.15–50
16
dBμV
VRE2
Radiated emissions voltage, band 2
50–150
22
dBμV
VRE3
Radiated emissions voltage, band 3
150–500
21
dBμV
VRE4
Radiated emissions voltage, band 4
500–1000
16
dBμV
IEC level
0.15–1000
L
—
VRE_IEC
2, 3
1. Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150
kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement
of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and
16
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
General
Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code.
The reported emission level is the value of the maximum measured emission, rounded up to the next whole number,
from among the measured orientations in each frequency range.
2. VDD = 3.3 V, TA = 25 °C, fOSC = 12 MHz (crystal), fSYS = 96 MHz, fBUS = 48MHz
3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and
Wideband TEM Cell Method
2.2.7 Designing with radiated emissions in mind
To find application notes that provide guidance on designing your system to minimize
interference from radiated emissions:
1. Go to www.freescale.com.
2. Perform a keyword search for “EMC design.”
2.2.8 Capacitance attributes
Table 9. Capacitance attributes
Symbol
Description
Min.
Max.
Unit
CIN_A
Input capacitance: analog pins
—
7
pF
CIN_D
Input capacitance: digital pins
—
7
pF
2.3 Switching specifications
2.3.1 Device clock specifications
Table 10. Device clock specifications
Symbol
Description
Min.
Max.
Unit
System and core clock
—
120
MHz
System and core clock when Full Speed USB in
operation
20
—
MHz
Notes
Normal run mode
fSYS
fENET
System and core clock when ethernet in operation
• 10 Mbps
• 100 Mbps
fBUS
FB_CLK
fFLASH
MHz
5
—
50
—
Bus clock
—
60
MHz
FlexBus clock
—
50
MHz
Flash clock
—
25
MHz
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
17
Freescale Semiconductor, Inc.
General
Table 10. Device clock specifications (continued)
Symbol
Description
fLPTMR
LPTMR clock
VLPR
Min.
Max.
Unit
—
25
MHz
mode1
fSYS
System and core clock
—
4
MHz
fBUS
Bus clock
—
4
MHz
FlexBus clock
—
4
MHz
fFLASH
Flash clock
—
0.8
MHz
fERCLK
External reference clock
—
16
MHz
LPTMR clock
—
25
MHz
fLPTMR_ERCLK LPTMR external reference clock
—
16
MHz
fFlexCAN_ERCLK FlexCAN external reference clock
—
8
MHz
FB_CLK
fLPTMR_pin
Notes
fI2S_MCLK
I2S master clock
—
12.5
MHz
fI2S_BCLK
I2S bit clock
—
4
MHz
1. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for
any other module.
2.3.2 General switching specifications
These general purpose specifications apply to all signals configured for GPIO, UART,
CAN, CMT, IEEE 1588 timer, timers, and I2C signals.
Table 11. General switching specifications
Symbol
Description
Min.
Max.
Unit
Notes
GPIO pin interrupt pulse width (digital glitch filter
disabled) — Synchronous path
1.5
—
Bus clock
cycles
1, 2
GPIO pin interrupt pulse width (digital glitch filter
disabled, analog filter enabled) — Asynchronous path
100
—
ns
GPIO pin interrupt pulse width (digital glitch filter
disabled, analog filter disabled) — Asynchronous path
50
—
ns
3
External reset pulse width (digital glitch filter disabled)
100
—
ns
3
2
—
Bus clock
cycles
• 1.71 ≤ VDD ≤ 2.7V
—
8
ns
• 2.7 ≤ VDD ≤ 3.6V
—
6
ns
—
18
ns
Mode select (EZP_CS) hold time after reset
deassertion
Port rise and fall time (high drive strength) - 3 V
• Slew disabled
• Slew enabled
Table continues on the next page...
18
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
General
Table 11. General switching specifications (continued)
Symbol
Description
• 1.71 ≤ VDD ≤ 2.7V
Min.
Max.
Unit
—
12
ns
Notes
• 2.7 ≤ VDD ≤ 3.6V
Port rise and fall time (high drive strength) - 5 V
4
• Slew disabled
• 1.71 ≤ VDD ≤ 2.7V
—
6
ns
• 2.7 ≤ VDD ≤ 3.6V
—
4
ns
• 1.71 ≤ VDD ≤ 2.7V
—
24
ns
• 2.7 ≤ VDD ≤ 3.6V
—
14
ns
• 1.71 ≤ VDD ≤ 2.7V
—
12
ns
• 2.7 ≤ VDD ≤ 3.6V
—
6
ns
• 1.71 ≤ VDD ≤ 2.7V
—
24
ns
• 2.7 ≤ VDD ≤ 3.6V
—
16
ns
• Slew enabled
Port rise and fall time (low drive strength) - 3 V
• Slew disabled
• Slew enabled
Port rise and fall time (low drive strength) - 5 V
5
• Slew disabled
• 1.71 ≤ VDD ≤ 2.7V
—
17
ns
• 2.7 ≤ VDD ≤ 3.6V
—
10
ns
• 1.71 ≤ VDD ≤ 2.7V
—
23
ns
• 2.7 ≤ VDD ≤ 3.6V
—
20
ns
• Slew enabled
1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses
may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter
pulses can be recognized in that case.
2. The greater synchronous and asynchronous timing must be met.
3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS,
and VLLSx modes.
4. 25 pF load
5. 15 pF load
2.4 Thermal specifications
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
19
Freescale Semiconductor, Inc.
General
2.4.1 Thermal operating requirements
Table 12. Thermal operating requirements
Symbol
Description
Min.
Max.
Unit
TJ
Die junction temperature
–40
95
°C
TA
Ambient temperature1
–40
85
°C
1. Maximum TA can be exceeded only if the user ensures that TJ does not exceed maximum TJ. The simplest method to
determine TJ is:
TJ = TA + RθJA x chip power dissipation
2.4.2 Thermal attributes
Board type
Symbol
Description
142 WLCSP
Unit
Notes
Single-layer (1s)
RθJA
Thermal
83
resistance, junction
to ambient (natural
convection)
°C/W
1, 2
Four-layer (2s2p)
RθJA
Thermal
37
resistance, junction
to ambient (natural
convection)
°C/W
1, 2, 3
—
RθJB
Thermal
11
resistance, junction
to board
°C/W
4
—
RθJC
Thermal
2.4
resistance, junction
to case
°C/W
5
—
ΨJT
Thermal
3
characterization
parameter, junction
to package top
outside center
(natural
convection)
°C/W
6
1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site
(board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board
thermal resistance.
2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental
Conditions—Natural Convection (Still Air) with the single layer board horizontal. Board meets JESD51-9 specification.
3. Determined according to JEDEC Standard JESD51-6, Integrated Circuits Thermal Test Method Environmental
Conditions—Forced Convection (Moving Air) with the board horizontal.
4. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental
Conditions—Junction-to-Board.
5. Determined according to Method 1012.1 of MIL-STD 883, Test Method Standard, Microcircuits, with the cold plate
temperature used for the case temperature. The value includes the thermal resistance of the interface material between
the top of the package and the cold plate.
6. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental
Conditions—Natural Convection (Still Air).
20
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
3 Peripheral operating requirements and behaviors
3.1 Core modules
3.1.1 Debug trace timing specifications
Table 14. Debug trace operating behaviors
Symbol
Description
Min.
Max.
Unit
Tcyc
Clock period
Frequency dependent
MHz
Twl
Low pulse width
2
—
ns
Twh
High pulse width
2
—
ns
Tr
Clock and data rise time
—
3
ns
Tf
Clock and data fall time
—
3
ns
Ts
Data setup
1.5
—
ns
Th
Data hold
1
—
ns
TRACECLK
Tr
Tf
Twh
Twl
Tcyc
Figure 5. TRACE_CLKOUT specifications
TRACE_CLKOUT
Ts
Th
Ts
Th
TRACE_D[3:0]
Figure 6. Trace data specifications
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
21
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
3.1.2 JTAG electricals
Table 15. JTAG limited voltage range electricals
Symbol
J1
Description
Min.
Max.
Unit
Operating voltage
2.7
3.6
V
TCLK frequency of operation
MHz
• Boundary Scan
0
10
• JTAG and CJTAG
0
25
• Serial Wire Debug
0
50
1/J1
—
ns
• Boundary Scan
50
—
ns
• JTAG and CJTAG
20
—
ns
• Serial Wire Debug
10
—
ns
J4
TCLK rise and fall times
—
3
ns
J5
Boundary scan input data setup time to TCLK rise
20
—
ns
J6
Boundary scan input data hold time after TCLK rise
2.6
—
ns
J7
TCLK low to boundary scan output data valid
—
25
ns
J8
TCLK low to boundary scan output high-Z
—
25
ns
J9
TMS, TDI input data setup time to TCLK rise
8
—
ns
J10
TMS, TDI input data hold time after TCLK rise
1
—
ns
J11
TCLK low to TDO data valid
—
17
ns
J12
TCLK low to TDO high-Z
—
17
ns
J13
TRST assert time
100
—
ns
J14
TRST setup time (negation) to TCLK high
8
—
ns
Unit
J2
TCLK cycle period
J3
TCLK clock pulse width
Table 16. JTAG full voltage range electricals
Symbol
J1
Description
Min.
Max.
Operating voltage
1.71
3.6
TCLK frequency of operation
V
MHz
• Boundary Scan
0
10
• JTAG and CJTAG
0
20
• Serial Wire Debug
0
40
1/J1
—
ns
• Boundary Scan
50
—
ns
• JTAG and CJTAG
25
—
ns
• Serial Wire Debug
12.5
—
ns
J2
TCLK cycle period
J3
TCLK clock pulse width
Table continues on the next page...
22
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
Table 16. JTAG full voltage range electricals (continued)
Symbol
Description
Min.
Max.
Unit
J4
TCLK rise and fall times
—
3
ns
J5
Boundary scan input data setup time to TCLK rise
20
—
ns
J6
Boundary scan input data hold time after TCLK rise
0
—
ns
J7
TCLK low to boundary scan output data valid
—
25
ns
J8
TCLK low to boundary scan output high-Z
—
25
ns
J9
TMS, TDI input data setup time to TCLK rise
8
—
ns
J10
TMS, TDI input data hold time after TCLK rise
2.9
—
ns
J11
TCLK low to TDO data valid
—
22.1
ns
J12
TCLK low to TDO high-Z
—
22.1
ns
J13
TRST assert time
100
—
ns
J14
TRST setup time (negation) to TCLK high
8
—
ns
J2
J3
J3
TCLK (input)
J4
J4
Figure 7. Test clock input timing
TCLK
J5
Data inputs
J6
Input data valid
J7
Data outputs
Output data valid
J8
Data outputs
J7
Data outputs
Output data valid
Figure 8. Boundary scan (JTAG) timing
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
23
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
TCLK
J9
TDI/TMS
J10
Input data valid
J11
TDO
Output data valid
J12
TDO
J11
TDO
Output data valid
Figure 9. Test Access Port timing
TCLK
J14
J13
TRST
Figure 10. TRST timing
3.2 System modules
There are no specifications necessary for the device's system modules.
3.3 Clock modules
24
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
3.3.1 MCG specifications
Table 17. MCG specifications
Symbol
Description
Min.
Typ.
Max.
Unit
fints_ft
Internal reference frequency (slow clock) —
factory trimmed at nominal VDD and 25 °C
—
32.768
—
kHz
fints_t
Internal reference frequency (slow clock) —
user trimmed
31.25
—
39.0625
kHz
Iints
Internal reference (slow clock) current
Notes
—
20
—
µA
Δfdco_res_t Resolution of trimmed average DCO output
frequency at fixed voltage and temperature —
using SCTRIM and SCFTRIM
—
± 0.3
± 0.6
%fdco
1
Δfdco_res_t Resolution of trimmed average DCO output
frequency at fixed voltage and temperature —
using SCTRIM only
—
± 0.2
± 0.5
%fdco
1
Δfdco_t
Total deviation of trimmed average DCO output
frequency over voltage and temperature
—
± 0.5
±2
%fdco
Δfdco_t
Total deviation of trimmed average DCO output
frequency over fixed voltage and temperature
range of 0–70°C
—
± 0.3
±1
%fdco
fintf_ft
Internal reference frequency (fast clock) —
factory trimmed at nominal VDD and 25°C
—
4
—
MHz
fintf_t
Internal reference frequency (fast clock) —
user trimmed at nominal VDD and 25 °C
3
—
5
MHz
Internal reference (fast clock) current
—
25
—
µA
Iintf
floc_low
Loss of external clock minimum frequency —
RANGE = 00
(3/5) x
fints_t
—
—
kHz
floc_high
Loss of external clock minimum frequency —
RANGE = 01, 10, or 11
(16/5) x
fints_t
—
—
kHz
31.25
—
39.0625
kHz
20
20.97
25
MHz
40
41.94
50
MHz
60
62.91
75
MHz
80
83.89
100
MHz
—
23.99
—
MHz
—
47.97
—
MHz
—
71.99
—
MHz
1
,2
1
FLL
ffll_ref
fdco
FLL reference frequency range
DCO output
frequency range
Low range (DRS=00)
3, 4
640 × ffll_ref
Mid range (DRS=01)
1280 × ffll_ref
Mid-high range (DRS=10)
1920 × ffll_ref
High range (DRS=11)
2560 × ffll_ref
fdco_t_DMX3 DCO output
frequency
2
Low range (DRS=00)
5, 6
732 × ffll_ref
Mid range (DRS=01)
1464 × ffll_ref
Mid-high range (DRS=10)
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
25
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
Table 17. MCG specifications (continued)
Symbol
Description
Min.
Typ.
Max.
Unit
—
95.98
—
MHz
—
180
—
—
150
—
—
—
1
ms
48.0
—
120
MHz
—
1060
—
µA
—
600
—
µA
2.0
—
4.0
MHz
Notes
2197 × ffll_ref
High range (DRS=11)
2929 × ffll_ref
Jcyc_fll
FLL period jitter
• fDCO = 48 MHz
• fDCO = 98 MHz
tfll_acquire
FLL target frequency acquisition time
ps
7
PLL
fvco
VCO operating frequency
Ipll
PLL operating current
• PLL @ 96 MHz (fosc_hi_1 = 8 MHz, fpll_ref
= 2 MHz, VDIV multiplier = 48)
Ipll
PLL operating current
• PLL @ 48 MHz (fosc_hi_1 = 8 MHz, fpll_ref
= 2 MHz, VDIV multiplier = 24)
fpll_ref
PLL reference frequency range
Jcyc_pll
PLL period jitter (RMS)
Jacc_pll
• fvco = 48 MHz
—
120
—
ps
• fvco = 120 MHz
—
80
—
ps
PLL accumulated jitter over 1µs (RMS)
9
• fvco = 48 MHz
—
1350
—
ps
• fvco = 120 MHz
—
600
—
ps
Lock entry frequency tolerance
± 1.49
—
± 2.98
%
Dunl
Lock exit frequency tolerance
± 4.47
—
± 5.97
%
Lock detector detection time
8
9
Dlock
tpll_lock
8
—
—
10-6
150 ×
+ 1075(1/
fpll_ref)
s
10
1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock
mode).
2. 2 V <= VDD <= 3.6 V.
3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
4. The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency
deviation (Δfdco_t) over voltage and temperature should be considered.
5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
7. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed,
DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE,
FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
8. Excludes any oscillator currents that are also consuming power while PLL is in operation.
9. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of
each PCB and results will vary.
10. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL
disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this
specification assumes it is already running.
26
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
3.3.2 IRC48M specifications
Table 18. IRC48M specifications
Symbol
Description
Min.
Typ.
Max.
Unit
VDD
Supply voltage
1.71
—
3.6
V
IDD48M
Supply current
—
400
500
μA
firc48m
Internal reference frequency
—
48
—
MHz
Δfirc48m_ol_lv Open loop total deviation of IRC48M frequency at
low voltage (VDD=1.71V-1.89V) over full
temperature
• Regulator disable
(USB_CLK_RECOVER_IRC_EN[REG_EN]=0)
• Regulator enable
(USB_CLK_RECOVER_IRC_EN[REG_EN]=1)
Δfirc48m_ol_hv Open loop total deviation of IRC48M frequency at
high voltage (VDD=1.89V-3.6V) over full
temperature
• Regulator enable
(USB_CLK_RECOVER_IRC_EN[REG_EN]=1)
Δfirc48m_ol_hv Open loop total deviation of IRC48M frequency at
high voltage (VDD=1.89V-3.6V) over 0 to 85 °C
• Regulator enable
(USB_CLK_RECOVER_IRC_EN[REG_EN]=1)
1
—
± 0.5
± 1.5
—
± 0.5
± 2.0
%firc48m
1
—
± 0.5
± 1.5
%firc48m
1
—
± 0.5
± 1.0
%firc48m
Δfirc48m_cl
Closed loop total deviation of IRC48M frequency
over voltage and temperature
—
—
± 0.1
%fhost
Jcyc_irc48m
Period Jitter (RMS)
—
35
150
ps
Startup time
—
2
3
μs
tirc48mst
Notes
2
3
1. The maximum value represents characterized results equivalent to the mean plus or minus three times the standard
deviation (mean ± 3 sigma)
2. Closed loop operation of the IRC48M is only feasible for USB device operation; it is not usable for USB host operation.
It is enabled by configuring for USB Device, selecting IRC48M as USB clock source, and enabling the clock recover
function (USB_CLK_RECOVER_IRC_CTRL[CLOCK_RECOVER_EN]=1,
USB_CLK_RECOVER_IRC_EN[IRC_EN]=1).
3. IRC48M startup time is defined as the time between clock enablement and clock availability for system use. Enable
the clock by setting USB_CLK_RECOVER_IRC_EN[IRC_EN]=1.
3.3.3 Oscillator electrical specifications
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
27
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
3.3.3.1
Oscillator DC electrical specifications
Table 19. Oscillator DC electrical specifications
Symbol
Description
Min.
Typ.
Max.
Unit
VDD
Supply voltage
1.71
—
3.6
V
IDDOSC
IDDOSC
Supply current — low-power mode (HGO=0)
Notes
1
• 32 kHz
—
500
—
nA
• 4 MHz
—
200
—
μA
• 8 MHz (RANGE=01)
—
300
—
μA
• 16 MHz
—
950
—
μA
• 24 MHz
—
1.2
—
mA
• 32 MHz
—
1.5
—
mA
Supply current — high-gain mode (HGO=1)
1
• 32 kHz
—
25
—
μA
• 4 MHz
—
400
—
μA
• 8 MHz (RANGE=01)
—
500
—
μA
• 16 MHz
—
2.5
—
mA
• 24 MHz
—
3
—
mA
• 32 MHz
—
4
—
mA
Cx
EXTAL load capacitance
—
—
—
2, 3
Cy
XTAL load capacitance
—
—
—
2, 3
RF
Feedback resistor — low-frequency, low-power
mode (HGO=0)
—
—
—
MΩ
Feedback resistor — low-frequency, high-gain
mode (HGO=1)
—
10
—
MΩ
Feedback resistor — high-frequency, low-power
mode (HGO=0)
—
—
—
MΩ
Feedback resistor — high-frequency, high-gain
mode (HGO=1)
—
1
—
MΩ
Series resistor — low-frequency, low-power
mode (HGO=0)
—
—
—
kΩ
Series resistor — low-frequency, high-gain
mode (HGO=1)
—
200
—
kΩ
Series resistor — high-frequency, low-power
mode (HGO=0)
—
—
—
kΩ
—
0
—
kΩ
—
0.6
—
V
RS
2, 4
Series resistor — high-frequency, high-gain
mode (HGO=1)
Vpp5
Peak-to-peak amplitude of oscillation (oscillator
mode) — low-frequency, low-power mode
(HGO=0)
Table continues on the next page...
28
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
Table 19. Oscillator DC electrical specifications (continued)
Symbol
1.
2.
3.
4.
5.
Description
Min.
Typ.
Max.
Unit
Peak-to-peak amplitude of oscillation (oscillator
mode) — low-frequency, high-gain mode
(HGO=1)
—
VDD
—
V
Peak-to-peak amplitude of oscillation (oscillator
mode) — high-frequency, low-power mode
(HGO=0)
—
0.6
—
V
Peak-to-peak amplitude of oscillation (oscillator
mode) — high-frequency, high-gain mode
(HGO=1)
—
VDD
—
V
Notes
VDD=3.3 V, Temperature =25 °C
See crystal or resonator manufacturer's recommendation
Cx and Cy can be provided by using either integrated capacitors or external components.
When low-power mode is selected, RF is integrated and must not be attached externally.
The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to
any other device.
3.3.3.2
Symbol
Oscillator frequency specifications
Table 20. Oscillator frequency specifications
Min.
Typ.
Max.
Unit
Oscillator crystal or resonator frequency — lowfrequency mode (MCG_C2[RANGE]=00)
32
—
40
kHz
fosc_hi_1
Oscillator crystal or resonator frequency —
high-frequency mode (low range)
(MCG_C2[RANGE]=01)
3
—
8
MHz
fosc_hi_2
Oscillator crystal or resonator frequency —
high frequency mode (high range)
(MCG_C2[RANGE]=1x)
8
—
32
MHz
fec_extal
Input clock frequency (external clock mode)
—
—
50
MHz
tdc_extal
Input clock duty cycle (external clock mode)
40
50
60
%
Crystal startup time — 32 kHz low-frequency,
low-power mode (HGO=0)
—
750
—
ms
Crystal startup time — 32 kHz low-frequency,
high-gain mode (HGO=1)
—
250
—
ms
Crystal startup time — 8 MHz high-frequency
(MCG_C2[RANGE]=01), low-power mode
(HGO=0)
—
0.6
—
ms
Crystal startup time — 8 MHz high-frequency
(MCG_C2[RANGE]=01), high-gain mode
(HGO=1)
—
1
—
ms
fosc_lo
tcst
Description
Notes
1, 2
3, 4
1. Other frequency limits may apply when external clock is being used as a reference for the FLL
2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by
FRDIV, it remains within the limits of the DCO input clock frequency.
3. Proper PC board layout procedures must be followed to achieve specifications.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
29
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG_S
register being set.
NOTE
The 32 kHz oscillator works in low power mode by default
and cannot be moved into high power/gain mode.
3.3.4 32 kHz oscillator electrical characteristics
3.3.4.1
32 kHz oscillator DC electrical specifications
Table 21. 32kHz oscillator DC electrical specifications
Symbol
Description
Min.
Typ.
Max.
Unit
VBAT
Supply voltage
1.71
—
3.6
V
Internal feedback resistor
—
100
—
MΩ
Cpara
Parasitical capacitance of EXTAL32 and
XTAL32
—
5
7
pF
Vpp1
Peak-to-peak amplitude of oscillation
—
0.6
—
V
RF
1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to
required oscillator components and must not be connected to any other devices.
3.3.4.2
Symbol
fosc_lo
tstart
fec_extal32
32 kHz oscillator frequency specifications
Table 22. 32 kHz oscillator frequency specifications
Description
Min.
Typ.
Max.
Unit
Oscillator crystal
—
32.768
—
kHz
Crystal start-up time
—
1000
—
ms
—
32.768
—
kHz
2
700
—
VBAT
mV
2, 3
Externally provided input clock frequency
vec_extal32 Externally provided input clock amplitude
Notes
1
1. Proper PC board layout procedures must be followed to achieve specifications.
2. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The
oscillator remains enabled and XTAL32 must be left unconnected.
3. The parameter specified is a peak-to-peak value and VIH and VIL specifications do not apply. The voltage of the applied
clock must be within the range of VSS to VBAT.
3.4 Memories and memory interfaces
30
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
3.4.1 Flash (FTFE) electrical specifications
This section describes the electrical characteristics of the FTFE module.
3.4.1.1
Flash timing specifications — program and erase
The following specifications represent the amount of time the internal charge pumps
are active and do not include command overhead.
Table 23. NVM program/erase timing specifications
Symbol
Description
Min.
Typ.
Max.
Unit
thvpgm8
thversscr
Program Phrase high-voltage time
—
7.5
18
μs
Erase Flash Sector high-voltage time
—
13
113
ms
1
—
416
3616
ms
1
Notes
thversblk512k Erase Flash Block high-voltage time for 512 KB
Notes
1. Maximum time based on expectations at cycling end-of-life.
3.4.1.2
Symbol
Flash timing specifications — commands
Table 24. Flash command timing specifications
Description
Min.
Typ.
Max.
Unit
—
—
1.8
ms
Read 1s Block execution time
trd1blk512k
• 512 KB program flash
trd1sec4k
Read 1s Section execution time (4 KB flash)
—
—
100
μs
1
tpgmchk
Program Check execution time
—
—
95
μs
1
trdrsrc
Read Resource execution time
—
—
40
μs
1
tpgm8
Program Phrase execution time
—
90
150
μs
Erase Flash Block execution time
tersblk512k
tersscr
tpgmsec1k
• 512 KB program flash
2
—
435
3700
ms
Erase Flash Sector execution time
—
15
115
ms
Program Section execution time (1KB flash)
—
5
—
ms
—
—
3.4
ms
2
Read 1s All Blocks execution time
trd1alln
trdonce
• Program flash only devices
Read Once execution time
—
—
30
μs
Program Once execution time
—
70
—
μs
tersall
Erase All Blocks execution time
—
870
7400
ms
2
tvfykey
Verify Backdoor Access Key execution time
—
—
30
μs
1
—
200
—
μs
—
70
150
μs
tpgmonce
1
Swap Control execution time
tswapx01
tswapx02
• control code 0x01
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
31
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
Table 24. Flash command timing specifications
Symbol
Min.
Typ.
Max.
Unit
tswapx04
Description
• control code 0x02
—
70
150
μs
tswapx08
• control code 0x04
—
—
30
μs
Notes
• control code 0x08
1. Assumes 25MHz or greater flash clock frequency.
2. Maximum times for erase parameters based on expectations at cycling end-of-life.
3.4.1.3
Flash high voltage current behaviors
Table 25. Flash high voltage current behaviors
Symbol
Description
IDD_PGM
IDD_ERS
3.4.1.4
Symbol
Min.
Typ.
Max.
Unit
Average current
adder during high
voltage flash
programming
operation
—
3.5
7.5
mA
Average current
adder during high
voltage flash erase
operation
—
1.5
4.0
mA
Reliability specifications
Table 26. NVM reliability specifications
Description
Typ.1
Max.
Unit
50
—
years
20
100
—
years
10 K
50 K
—
cycles
Min.
Notes
Program Flash
tnvmretp10k Data retention after up to 10 K cycles
tnvmretp1k
Data retention after up to 1 K cycles
nnvmcycp
Cycling endurance
5
2
1. Typical data retention values are based on measured response accelerated at high temperature and derated to a
constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in
Engineering Bulletin EB619.
2. Cycling endurance represents number of program/erase cycles at -40°C ≤ Tj ≤ 125°C.
32
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
3.4.2 EzPort switching specifications
Table 27. EzPort switching specifications
Num
Description
Min.
Max.
Unit
Operating voltage
1.71
3.6
V
EP1
EZP_CK frequency of operation (all commands except
READ)
—
fSYS/2
MHz
EP1a
EZP_CK frequency of operation (READ command)
—
fSYS/8
MHz
EP2
EZP_CS negation to next EZP_CS assertion
2 x tEZP_CK
—
ns
EP3
EZP_CS input valid to EZP_CK high (setup)
5
—
ns
EP4
EZP_CK high to EZP_CS input invalid (hold)
5
—
ns
EP5
EZP_D input valid to EZP_CK high (setup)
2
—
ns
EP6
EZP_CK high to EZP_D input invalid (hold)
5
—
ns
EP7
EZP_CK low to EZP_Q output valid
—
18
ns
EP8
EZP_CK low to EZP_Q output invalid (hold)
0
—
ns
EP9
EZP_CS negation to EZP_Q tri-state
—
12
ns
EZP_CK
EP3
EP2
EP4
EZP_CS
EP9
EP7
EP8
EZP_Q (output)
EP5
EP6
EZP_D (input)
Figure 11. EzPort Timing Diagram
3.4.3 Flexbus switching specifications
All processor bus timings are synchronous; input setup/hold and output delay are
given in respect to the rising edge of a reference clock, FB_CLK. The FB_CLK
frequency may be the same as the internal system bus frequency or an integer divider
of that frequency.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
33
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
The following timing numbers indicate when data is latched or driven onto the external
bus, relative to the Flexbus output clock (FB_CLK). All other timing relationships can
be derived from these values.
Table 28. Flexbus limited voltage range switching specifications
Num
Description
Min.
Max.
Unit
Notes
Operating voltage
2.7
3.6
V
Frequency of operation
—
FB_CLK
MHz
FB1
Clock period
20
—
ns
FB2
Address, data, and control output valid
—
11.5
ns
1
FB3
Address, data, and control output hold
0.5
—
ns
1
FB4
Data and FB_TA input setup
8.5
—
ns
2
FB5
Data and FB_TA input hold
0.5
—
ns
2
1. Specification is valid for all FB_AD[31:0], FB_BE/BWEn, FB_CSn, FB_OE, FB_R/W,FB_TBST, FB_TSIZ[1:0], FB_ALE,
and FB_TS.
2. Specification is valid for all FB_AD[31:0] and FB_TA.
Table 29. Flexbus full voltage range switching specifications
Num
Description
Min.
Max.
Unit
Operating voltage
1.71
3.6
V
—
FB_CLK
MHz
1/FB_CLK
—
ns
Frequency of operation
Notes
FB1
Clock period
FB2
Address, data, and control output valid
—
13.5
ns
1
FB3
Address, data, and control output hold
0
—
ns
1
FB4
Data and FB_TA input setup
15.5
—
ns
2
FB5
Data and FB_TA input hold
0.5
—
ns
2
1. Specification is valid for all FB_AD[31:0], FB_BE/BWEn, FB_CSn, FB_OE, FB_R/W,FB_TBST, FB_TSIZ[1:0], FB_ALE,
and FB_TS.
2. Specification is valid for all FB_AD[31:0] and FB_TA.
34
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
FB1
FB_CLK
FB3
FB5
FB_A[Y]
Address
FB4
FB2
FB_D[X]
Address
Data
FB_RW
FB_TS
FB_ALE
AA=1
FB_CSn
AA=0
FB_OEn
FB4
FB_BEn
FB5
AA=1
FB_TA
FB_TSIZ[1:0]
AA=0
TSIZ
Figure 12. FlexBus read timing diagram
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
35
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
FB1
FB_CLK
FB2
FB3
FB_A[Y]
FB_D[X]
Address
Address
Data
FB_RW
FB_TS
FB_ALE
AA=1
FB_CSn
AA=0
FB_OEn
FB4
FB_BEn
FB5
AA=1
FB_TA
FB_TSIZ[1:0]
AA=0
TSIZ
Figure 13. FlexBus write timing diagram
3.5 Security and integrity modules
There are no specifications necessary for the device's security and integrity modules.
3.6 Analog
36
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
3.6.1 ADC electrical specifications
The 16-bit accuracy specifications listed in Table 30 and Table 31 are achievable on
the differential pins ADCx_DP0, ADCx_DM0.
All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy
specifications.
3.6.1.1
16-bit ADC operating conditions
Table 30. 16-bit ADC operating conditions
Symbol
Description
Conditions
Min.
Typ.1
Max.
Unit
VDDA
Supply voltage
Absolute
1.71
—
3.6
V
ΔVDDA
Supply voltage
Delta to VDD (VDD – VDDA)
-100
0
+100
mV
2
ΔVSSA
Ground voltage
Delta to VSS (VSS – VSSA)
-100
0
+100
mV
2
VREFH
ADC reference
voltage high
1.13
VDDA
VDDA
V
VREFL
ADC reference
voltage low
VSSA
VSSA
VSSA
V
VADIN
Input voltage
• 16-bit differential mode
VREFL
—
31/32 ×
VREFH
V
• All other modes
VREFL
—
• 16-bit mode
—
8
10
• 8-bit / 10-bit / 12-bit
modes
—
4
5
—
2
5
CADIN
RADIN
RAS
Input
capacitance
Input series
resistance
Analog source
resistance
(external)
Notes
VREFH
pF
kΩ
13-bit / 12-bit modes
3
fADCK < 4 MHz
—
—
5
kΩ
fADCK
ADC conversion ≤ 13-bit mode
clock frequency
1.0
—
18.0
MHz
4
fADCK
ADC conversion 16-bit mode
clock frequency
2.0
—
12.0
MHz
4
Crate
ADC conversion ≤ 13-bit modes
rate
No ADC hardware averaging
5
20.000
—
818.330
ksps
Continuous conversions
enabled, subsequent
conversion time
Crate
ADC conversion 16-bit mode
rate
No ADC hardware averaging
5
37.037
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
—
461.467
ksps
37
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
Table 30. 16-bit ADC operating conditions
Symbol
Description
Conditions
Min.
Typ.1
Max.
Unit
Notes
Continuous conversions
enabled, subsequent
conversion time
1. Typical values assume VDDA = 3.0 V, Temp = 25 °C, fADCK = 1.0 MHz, unless otherwise stated. Typical values are for
reference only, and are not tested in production.
2. DC potential difference.
3. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as
possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The
RAS/CAS time constant should be kept to < 1 ns.
4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.
SIMPLIFIED
INPUT PIN EQUIVALENT
CIRCUIT
ZADIN
SIMPLIFIED
CHANNEL SELECT
CIRCUIT
Pad
leakage
due to
input
protection
ZAS
RAS
ADC SAR
ENGINE
RADIN
VADIN
CAS
VAS
RADIN
INPUT PIN
RADIN
INPUT PIN
RADIN
INPUT PIN
CADIN
Figure 14. ADC input impedance equivalency diagram
3.6.1.2
16-bit ADC electrical characteristics
Table 31. 16-bit ADC characteristics (VREFH = VDDA, VREFL = VSSA)
Symbol Description
IDDA_ADC Supply current
Conditions1
Min.
Typ.2
Max.
Unit
Notes
0.215
—
1.7
mA
3
Table continues on the next page...
38
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
Table 31. 16-bit ADC characteristics (VREFH = VDDA, VREFL = VSSA) (continued)
Symbol Description
ADC asynchronous
clock source
fADACK
Sample Time
TUE
DNL
INL
EFS
EQ
ENOB
Conditions1
Min.
Typ.2
Max.
Unit
Notes
• ADLPC = 1, ADHSC = 0
1.2
2.4
3.9
MHz
• ADLPC = 1, ADHSC = 1
2.4
4.0
6.1
MHz
tADACK = 1/
fADACK
• ADLPC = 0, ADHSC = 0
3.0
5.2
7.3
MHz
• ADLPC = 0, ADHSC = 1
4.4
6.2
9.5
MHz
LSB4
5
LSB4
5
LSB4
5
LSB4
VADIN = VDDA5
See Reference Manual chapter for sample times
Total unadjusted
error
• 12-bit modes
—
±4
±6.8
• <12-bit modes
—
±1.4
±2.1
Differential nonlinearity
• 12-bit modes
—
±0.7
–1.1 to
+1.9
• <12-bit modes
—
±0.2
• 12-bit modes
—
±1.0
• <12-bit modes
—
±0.5
• 12-bit modes
—
–4
–5.4
• <12-bit modes
—
–1.4
–1.8
• 16-bit modes
—
–1 to 0
—
• ≤13-bit modes
—
—
±0.5
Integral non-linearity
Full-scale error
Quantization error
Effective number of
bits
–0.3 to
0.5
–2.7 to
+1.9
–0.7 to
+0.5
LSB4
16-bit differential mode
6
• Avg = 32
12.8
14.5
• Avg = 4
11.9
13.8
—
—
bits
bits
16-bit single-ended mode
• Avg = 32
• Avg = 4
SINAD
THD
Signal-to-noise plus
distortion
See ENOB
Total harmonic
distortion
16-bit differential mode
12.2
13.9
11.4
13.1
• Avg = 32
—
—
6.02 × ENOB + 1.76
bits
bits
dB
dB
—
-94
7
—
dB
16-bit single-ended mode
• Avg = 32
SFDR
Spurious free
dynamic range
—
-85
82
95
16-bit differential mode
• Avg = 32
16-bit single-ended mode
78
—
—
dB
—
dB
7
90
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
39
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
Table 31. 16-bit ADC characteristics (VREFH = VDDA, VREFL = VSSA) (continued)
Conditions1
Symbol Description
Typ.2
Min.
Max.
Unit
Notes
mV
IIn = leakage
current
• Avg = 32
EIL
Input leakage error
IIn × RAS
(refer to the
MCU's voltage
and current
operating
ratings)
Temp sensor slope
Across the full temperature
range of the device
VTEMP25 Temp sensor voltage 25 °C
1.55
1.62
1.69
mV/°C
8
706
716
726
mV
8
1. All accuracy numbers assume the ADC is calibrated with VREFH = VDDA
2. Typical values assume VDDA = 3.0 V, Temp = 25 °C, fADCK = 2.0 MHz unless otherwise stated. Typical values are for
reference only and are not tested in production.
3. The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC_CFG1[ADLPC] (low
power). For lowest power operation, ADC_CFG1[ADLPC] must be set, the ADC_CFG2[ADHSC] bit must be clear with 1
MHz ADC conversion clock speed.
4. 1 LSB = (VREFH - VREFL)/2N
5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
8. ADC conversion clock < 3 MHz
Typical ADC 16-bit Differential ENOB vs ADC Clock
100Hz, 90% FS Sine Input
15.00
14.70
14.40
14.10
ENOB
13.80
13.50
13.20
12.90
12.60
Hardware Averaging Disabled
Averaging of 4 samples
Averaging of 8 samples
Averaging of 32 samples
12.30
12.00
1
2
3
4
5
6
7
8
9
10
11
12
ADC Clock Frequency (MHz)
Figure 15. Typical ENOB vs. ADC_CLK for 16-bit differential mode
40
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
Typical ADC 16-bit Single-Ended ENOB vs ADC Clock
100Hz, 90% FS Sine Input
14.00
13.75
13.50
13.25
13.00
ENOB
12.75
12.50
12.25
12.00
11.75
11.50
11.25
11.00
Averaging of 4 samples
Averaging of 32 samples
1
2
3
4
5
6
7
8
9
10
11
12
ADC Clock Frequency (MHz)
Figure 16. Typical ENOB vs. ADC_CLK for 16-bit single-ended mode
3.6.2 CMP and 6-bit DAC electrical specifications
Table 32. Comparator and 6-bit DAC electrical specifications
Symbol
Description
Min.
Typ.
Max.
Unit
VDD
Supply voltage
1.71
—
3.6
V
IDDHS
Supply current, High-speed mode (EN=1, PMODE=1)
—
—
200
μA
IDDLS
Supply current, low-speed mode (EN=1, PMODE=0)
—
—
20
μA
VAIN
Analog input voltage
VSS – 0.3
—
VDD
V
VAIO
Analog input offset voltage
—
—
20
mV
• CR0[HYSTCTR] = 00
—
5
—
mV
• CR0[HYSTCTR] = 01
—
10
—
mV
• CR0[HYSTCTR] = 10
—
20
—
mV
• CR0[HYSTCTR] = 11
—
30
—
mV
VH
Analog comparator hysteresis1
VCMPOh
Output high
VDD – 0.5
—
—
V
VCMPOl
Output low
—
—
0.5
V
tDHS
Propagation delay, high-speed mode (EN=1, PMODE=1)
20
50
200
ns
tDLS
Propagation delay, low-speed mode (EN=1, PMODE=0)
80
250
600
ns
—
—
40
μs
—
7
—
μA
Analog comparator initialization
IDAC6b
delay2
6-bit DAC current adder (enabled)
INL
6-bit DAC integral non-linearity
–0.5
—
0.5
LSB3
DNL
6-bit DAC differential non-linearity
–0.3
—
0.3
LSB
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
41
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
1. Typical hysteresis is measured with input voltage range limited to 0.6 to VDD–0.6 V.
2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to
CMP_DACCR[DACEN], CMP_DACCR[VRSEL], CMP_DACCR[VOSEL], CMP_MUXCR[PSEL], and
CMP_MUXCR[MSEL]) and the comparator output settling to a stable level.
3. 1 LSB = Vreference/64
0.08
0.07
CMP Hystereris (V)
0.06
HYSTCTR
Setting
0.05
00
0.04
01
10
11
0.03
0.02
0.01
0
0.1
0.4
0.7
1
1.3
1.6
1.9
2.2
2.5
2.8
3.1
Vin level (V)
Figure 17. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0)
42
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
0.18
0.16
0.14
CMP Hysteresis (V)
0.12
HYSTCTR
Setting
0.1
00
01
10
11
0.08
0.06
0.04
0.02
0
0.1
0.4
0.7
1
1.3
1.6
1.9
Vin level (V)
2.2
2.5
2.8
3.1
Figure 18. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)
3.6.3 12-bit DAC electrical characteristics
3.6.3.1
Symbol
12-bit DAC operating requirements
Table 33. 12-bit DAC operating requirements
Desciption
Min.
Max.
Unit
VDDA
Supply voltage
1.71
3.6
V
VDACR
Reference voltage
1.13
3.6
V
1
2
CL
Output load capacitance
—
100
pF
IL
Output load current
—
1
mA
Notes
1. The DAC reference can be selected to be VDDA or VREFH.
2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
43
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
3.6.3.2
Symbol
12-bit DAC operating behaviors
Table 34. 12-bit DAC operating behaviors
Description
IDDA_DACL Supply current — low-power mode
Min.
Typ.
Max.
Unit
—
—
150
μA
—
—
700
μA
Notes
P
IDDA_DACH Supply current — high-speed mode
P
tDACLP
Full-scale settling time (0x080 to 0xF7F) —
low-power mode
—
100
200
μs
1
tDACHP
Full-scale settling time (0x080 to 0xF7F) —
high-power mode
—
15
30
μs
1
tCCDACLP Code-to-code settling time (0xBF8 to
0xC08) — low-power mode and high-speed
mode
—
0.7
1
μs
1
Vdacoutl
DAC output voltage range low — highspeed mode, no load, DAC set to 0x000
—
—
100
mV
Vdacouth
DAC output voltage range high — highspeed mode, no load, DAC set to 0xFFF
VDACR
−100
—
VDACR
mV
INL
Integral non-linearity error — high speed
mode
—
—
±8
LSB
2
DNL
Differential non-linearity error — VDACR > 2
V
—
—
±1
LSB
3
DNL
Differential non-linearity error — VDACR =
VREF_OUT
—
—
±1
LSB
4
—
±0.4
±0.8
%FSR
5
Gain error
—
±0.1
±0.6
%FSR
5
Power supply rejection ratio, VDDA ≥ 2.4 V
60
—
90
dB
TCO
Temperature coefficient offset voltage
—
3.7
—
μV/C
TGE
Temperature coefficient gain error
—
0.000421
—
%FSR/C
AC
Offset aging coefficient
—
—
100
μV/yr
Rop
Output resistance (load = 3 kΩ)
—
—
250
Ω
SR
Slew rate -80h→ F7Fh→ 80h
VOFFSET Offset error
EG
PSRR
1.
2.
3.
4.
5.
V/μs
• High power (SPHP)
1.2
1.7
—
• Low power (SPLP)
0.05
0.12
—
—
—
-80
CT
Channel to channel cross talk
BW
3dB bandwidth
6
dB
kHz
• High power (SPHP)
550
—
—
• Low power (SPLP)
40
—
—
Settling within ±1 LSB
The INL is measured for 0 + 100 mV to VDACR −100 mV
The DNL is measured for 0 + 100 mV to VDACR −100 mV
The DNL is measured for 0 + 100 mV to VDACR −100 mV with VDDA > 2.4 V
Calculated by a best fit curve from VSS + 100 mV to VDACR − 100 mV
44
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
6. VDDA = 3.0 V, reference select set for VDDA (DACx_CO:DACRFS = 1), high power mode (DACx_C0:LPEN = 0), DAC
set to 0x800, temperature range is across the full range of the device
8
6
4
DAC12 INL (LSB)
2
0
-2
-4
-6
-8
0
500
1000
1500
2000
2500
3000
3500
4000
Digital Code
Figure 19. Typical INL error vs. digital code
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
45
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
1.499
DAC12 Mid Level Code Voltage
1.4985
1.498
1.4975
1.497
1.4965
1.496
25
-40
55
85
105
125
Temperature °C
Figure 20. Offset at half scale vs. temperature
3.6.4 Voltage reference electrical specifications
Table 35. VREF full-range operating requirements
Symbol
Description
Min.
Max.
Unit
Notes
VDDA
Supply voltage
1.71
3.6
V
—
Operating temperature
range of the device
°C
—
100
nF
1, 2
TA
Temperature
CL
Output load capacitance
1. CL must be connected to VREF_OUT if the VREF_OUT functionality is being used for either an internal or external
reference.
2. The load capacitance should not exceed +/-25% of the nominal specified CL value over the operating temperature range
of the device.
46
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
Table 36. VREF full-range operating behaviors
Symbol
Description
Min.
Typ.
Max.
Unit
Notes
Vout
Voltage reference output with factory trim at
nominal VDDA and temperature= 25 °C
1.192
1.195
1.198
V
1
Vout
Voltage reference output with user trim at
nominal VDDA and temperature= 25 °C
1.1945
1.195
1.1955
V
1
Vstep
Voltage reference trim step
—
0.5
—
mV
1
Vtdrift
Temperature drift (Vmax -Vmin across the full
temperature range)
—
2
15
mV
1
Ibg
Bandgap only current
—
60
80
µA
1
Ilp
Low-power buffer current
—
180
360
uA
1
Ihp
High-power buffer current
—
480
960
mA
1
µV
1, 2
—
ΔVLOAD
Load regulation
• current = ± 1.0 mA
Tstup
Buffer startup time
—
200
—
—
—
100
µs
35
ms
2
mV
Tchop_osc_st Internal bandgap start-up delay with chop
oscillator enabled
up
Vvdrift
Voltage drift (Vmax -Vmin across the full
voltage range)
—
0.5
1
1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.
2. Load regulation voltage is the difference between the VREF_OUT voltage with no load vs. voltage with defined load
Table 37. VREF limited-range operating requirements
Symbol
Description
Min.
Max.
Unit
Notes
TA
Temperature
0
50
°C
—
Table 38. VREF limited-range operating behaviors
Symbol
Vout
Description
Voltage reference output with factory trim
Min.
Max.
Unit
Notes
1.173
1.225
V
—
3.7 Timers
See General switching specifications.
3.8 Communication interfaces
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
47
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
3.8.1 Ethernet switching specifications
The following timing specs are defined at the chip I/O pin and must be translated
appropriately to arrive at timing specs/constraints for the physical interface.
3.8.1.1
MII signal switching specifications
The following timing specs meet the requirements for MII style interfaces for a range of
transceiver devices.
Table 39. MII signal switching specifications
Symbol
—
MII1
Description
RXCLK frequency
RXCLK pulse width high
Min.
Max.
Unit
—
25
MHz
35%
65%
RXCLK
period
MII2
RXCLK pulse width low
35%
65%
RXCLK
period
MII3
RXD[3:0], RXDV, RXER to RXCLK setup
5
—
ns
MII4
RXCLK to RXD[3:0], RXDV, RXER hold
5
—
ns
TXCLK frequency
—
25
MHz
35%
65%
TXCLK
—
MII5
TXCLK pulse width high
period
MII6
TXCLK pulse width low
35%
65%
TXCLK
period
MII7
TXCLK to TXD[3:0], TXEN, TXER invalid
2
—
ns
MII8
TXCLK to TXD[3:0], TXEN, TXER valid
—
25
ns
MII6
MII5
TXCLK (input)
MII8
MII7
TXD[n:0]
Valid data
TXEN
Valid data
TXER
Valid data
Figure 21. RMII/MII transmit signal timing diagram
48
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
MII2
MII1
MII3
MII4
RXCLK (input)
RXD[n:0]
Valid data
RXDV
Valid data
RXER
Valid data
Figure 22. RMII/MII receive signal timing diagram
3.8.1.2
RMII signal switching specifications
The following timing specs meet the requirements for RMII style interfaces for a
range of transceiver devices.
Table 40. RMII signal switching specifications
Num
—
Description
EXTAL frequency (RMII input clock RMII_CLK)
Min.
Max.
Unit
—
50
MHz
RMII1
RMII_CLK pulse width high
35%
65%
RMII_CLK
period
RMII2
RMII_CLK pulse width low
35%
65%
RMII_CLK
period
RMII3
RXD[1:0], CRS_DV, RXER to RMII_CLK setup
4
—
ns
RMII4
RMII_CLK to RXD[1:0], CRS_DV, RXER hold
2
—
ns
RMII7
RMII_CLK to TXD[1:0], TXEN invalid
4
—
ns
RMII8
RMII_CLK to TXD[1:0], TXEN valid
—
15
ns
3.8.2 USB electrical specifications
The USB electricals for the USB On-the-Go module conform to the standards
documented by the Universal Serial Bus Implementers Forum. For the most up-todate standards, visit usb.org.
NOTE
The MCGPLLCLK meets the USB jitter specifications for
certification with the use of an external clock/crystal for
both Device and Host modes.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
49
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
The MCGFLLCLK does not meet the USB jitter
specifications for certification.
The IRC48M meets the USB jitter specifications for
certification in Device mode when the USB clock recovery
mode is enabled. It does not meet the USB jitter specifications
for certification in Host mode operation.
3.8.3 USB DCD electrical specifications
Table 41. USB0 DCD electrical specifications
Symbol
Description
Min.
Typ.
Max.
Unit
VDP_SRC
USB_DP source voltage (up to 250 μA)
0.5
—
0.7
V
Threshold voltage for logic high
0.8
—
2.0
V
IDP_SRC
VLGC
USB_DP source current
7
10
13
μA
IDM_SINK
USB_DM sink current
50
100
150
μA
RDM_DWN
D- pulldown resistance for data pin contact detect
14.25
—
24.8
kΩ
VDAT_REF
Data detect voltage
0.25
0.33
0.4
V
3.8.4 USB VREG electrical specifications
Table 42. USB VREG electrical specifications
Symbol
Description
Min.
Typ.1
Max.
Unit
VREGIN
Input supply voltage
2.7
—
5.5
V
IDDon
Quiescent current — Run mode, load current
equal zero, input supply (VREGIN) > 3.6 V
—
125
186
μA
IDDstby
Quiescent current — Standby mode, load
current equal zero
—
1.1
10
μA
IDDoff
Quiescent current — Shutdown mode
—
650
—
nA
—
—
4
μA
• VREGIN = 5.0 V and temperature=25 °C
• Across operating voltage and temperature
ILOADrun
Maximum load current — Run mode
—
—
120
mA
ILOADstby
Maximum load current — Standby mode
—
—
1
mA
VReg33out
Regulator output voltage — Input supply
(VREGIN) > 3.6 V
3
3.3
3.6
V
2.1
2.8
3.6
V
• Run mode
• Standby mode
Notes
Table continues on the next page...
50
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
Table 42. USB VREG electrical specifications
(continued)
Symbol
Description
Min.
Typ.1
Max.
Unit
Notes
VReg33out
Regulator output voltage — Input supply
(VREGIN) < 3.6 V, pass-through mode
2.1
—
3.6
V
2
COUT
External output capacitor
1.76
2.2
8.16
μF
ESR
External output capacitor equivalent series
resistance
1
—
100
mΩ
ILIM
Short circuit current
—
290
—
mA
1. Typical values assume VREGIN = 5.0 V, Temp = 25 °C unless otherwise stated.
2. Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to ILoad.
3.8.5 CAN switching specifications
See General switching specifications.
3.8.6 DSPI switching specifications (limited voltage range)
The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with
master and slave operations. Many of the transfer attributes are programmable. The
tables below provide DSPI timing characteristics for classic SPI timing modes. Refer
to the DSPI chapter of the Reference Manual for information on the modified transfer
formats used for communicating with slower peripheral devices.
Table 43. Master mode DSPI timing (limited voltage range)
Num
Description
Min.
Max.
Unit
Operating voltage
2.7
3.6
V
Frequency of operation
—
30
MHz
2 x tBUS
—
ns
Notes
DS1
DSPI_SCK output cycle time
DS2
DSPI_SCK output high/low time
(tSCK/2) − 2 (tSCK/2) + 2
ns
DS3
DSPI_PCSn valid to DSPI_SCK delay
(tBUS x 2) −
2
—
ns
1
DS4
DSPI_SCK to DSPI_PCSn invalid delay
(tBUS x 2) −
2
—
ns
2
DS5
DSPI_SCK to DSPI_SOUT valid
—
8.5
ns
DS6
DSPI_SCK to DSPI_SOUT invalid
−2
—
ns
DS7
DSPI_SIN to DSPI_SCK input setup
15
—
ns
DS8
DSPI_SCK to DSPI_SIN input hold
0
—
ns
1. The delay is programmable in SPIx_CTARn[PSSCK] and SPIx_CTARn[CSSCK].
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
51
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
2. The delay is programmable in SPIx_CTARn[PASC] and SPIx_CTARn[ASC].
DSPI_PCSn
DS3
DSPI_SCK
DS7
(CPOL=0)
DSPI_SIN
DS1
DS2
DS4
DS8
First data
DSPI_SOUT
Data
Last data
DS5
DS6
First data
Data
Last data
Figure 23. DSPI classic SPI timing — master mode
Table 44. Slave mode DSPI timing (limited voltage range)
Num
Description
Operating voltage
Min.
Max.
Unit
2.7
3.6
V
151
MHz
4 x tBUS
—
ns
(tSCK/2) − 2
(tSCK/2) + 2
ns
Frequency of operation
DS9
DSPI_SCK input cycle time
DS10
DSPI_SCK input high/low time
DS11
DSPI_SCK to DSPI_SOUT valid
—
10
ns
DS12
DSPI_SCK to DSPI_SOUT invalid
0
—
ns
DS13
DSPI_SIN to DSPI_SCK input setup
2
—
ns
DS14
DSPI_SCK to DSPI_SIN input hold
7
—
ns
DS15
DSPI_SS active to DSPI_SOUT driven
—
14
ns
DS16
DSPI_SS inactive to DSPI_SOUT not driven
—
14
ns
1. The maximum operating frequency is measured with non-continuous CS and SCK. When DSPI is configured with
continuous CS and SCK, there is a constraint that SPI clock should not be greater than 1/6 of bus clock, for example,
when bus clock is 60MHz, SPI clock should not be greater than 10MHz
52
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
DSPI_SS
DS10
DS9
DSPI_SCK
DS15
(CPOL=0)
DSPI_SOUT
DS12
First data
DS13
DSPI_SIN
DS16
DS11
Last data
Data
DS14
First data
Data
Last data
Figure 24. DSPI classic SPI timing — slave mode
3.8.7 DSPI switching specifications (full voltage range)
The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with
master and slave operations. Many of the transfer attributes are programmable. The
tables below provides DSPI timing characteristics for classic SPI timing modes. Refer
to the DSPI chapter of the Reference Manual for information on the modified transfer
formats used for communicating with slower peripheral devices.
Table 45. Master mode DSPI timing (full voltage range)
Num
Description
Operating voltage
Frequency of operation
Min.
Max.
Unit
Notes
1.71
3.6
V
1
—
15
MHz
4 x tBUS
—
ns
DS1
DSPI_SCK output cycle time
DS2
DSPI_SCK output high/low time
(tSCK/2) - 4
(tSCK/2) + 4
ns
DS3
DSPI_PCSn valid to DSPI_SCK delay
(tBUS x 2) −
4
—
ns
2
DS4
DSPI_SCK to DSPI_PCSn invalid delay
(tBUS x 2) −
4
—
ns
3
DS5
DSPI_SCK to DSPI_SOUT valid
—
10
ns
DS6
DSPI_SCK to DSPI_SOUT invalid
-4.5
—
ns
DS7
DSPI_SIN to DSPI_SCK input setup
21
—
ns
DS8
DSPI_SCK to DSPI_SIN input hold
0
—
ns
1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage
range the maximum frequency of operation is reduced.
2. The delay is programmable in SPIx_CTARn[PSSCK] and SPIx_CTARn[CSSCK].
3. The delay is programmable in SPIx_CTARn[PASC] and SPIx_CTARn[ASC].
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
53
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
DSPI_PCSn
DS3
DS4
DS8
DS7
(CPOL=0)
DS1
DS2
DSPI_SCK
DSPI_SIN
Data
First data
DSPI_SOUT
Last data
DS5
DS6
First data
Data
Last data
Figure 25. DSPI classic SPI timing — master mode
Table 46. Slave mode DSPI timing (full voltage range)
Num
Description
Operating voltage
Frequency of operation
Min.
Max.
Unit
1.71
3.6
V
—
7.5
MHz
8 x tBUS
—
ns
(tSCK/2) - 4
(tSCK/2) + 4
ns
DS9
DSPI_SCK input cycle time
DS10
DSPI_SCK input high/low time
DS11
DSPI_SCK to DSPI_SOUT valid
—
23.5
ns
DS12
DSPI_SCK to DSPI_SOUT invalid
0
—
ns
DS13
DSPI_SIN to DSPI_SCK input setup
4
—
ns
DS14
DSPI_SCK to DSPI_SIN input hold
7
—
ns
DS15
DSPI_SS active to DSPI_SOUT driven
—
21
ns
DS16
DSPI_SS inactive to DSPI_SOUT not driven
—
19
ns
DSPI_SS
DS10
DS9
DSPI_SCK
DS15
(CPOL=0)
DSPI_SOUT
DS12
First data
DS13
DSPI_SIN
DS16
DS11
Data
Last data
DS14
First data
Data
Last data
Figure 26. DSPI classic SPI timing — slave mode
54
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
3.8.8 Inter-Integrated Circuit Interface (I2C) timing
Table 47. I 2C timing
Characteristic
Symbol
Standard Mode
Fast Mode
Minimum
Maximum
Minimum
Maximum
Unit
SCL Clock Frequency
fSCL
0
100
0
4001
kHz
Hold time (repeated) START condition.
After this period, the first clock pulse is
generated.
tHD; STA
4
—
0.6
—
µs
LOW period of the SCL clock
tLOW
4.7
—
1.25
—
µs
HIGH period of the SCL clock
tHIGH
4
—
0.6
—
µs
Set-up time for a repeated START
condition
tSU; STA
4.7
—
0.6
—
µs
Data hold time for I2C bus devices
tHD; DAT
02
3.453
04
0.92
µs
tSU; DAT
2505
—
10036
Data set-up time
Rise time of SDA and SCL signals
tr
Fall time of SDA and SCL signals
tf
—
1000
—
ns
7
300
ns
6
20 +0.1Cb
—
300
20 +0.1Cb
300
ns
Set-up time for STOP condition
tSU; STO
4
—
0.6
—
µs
Bus free time between STOP and
START condition
tBUF
4.7
—
1.3
—
µs
Pulse width of spikes that must be
suppressed by the input filter
tSP
N/A
N/A
0
50
ns
1. The maximum SCL Clock Frequency in Fast mode with maximum bus loading can only be achieved when using the
High drive pins across the full voltage range and when using the Normal drive pins and VDD ≥ 2.7 V.
2. The master mode I2C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves
acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and
SCL lines.
3. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal.
4. Input signal Slew = 10 ns and Output Load = 50 pF
5. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
6. A Fast mode I2C bus device can be used in a Standard mode I2C bus system, but the requirement tSU; DAT ≥ 250 ns
must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If
such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line trmax
+ tSU; DAT = 1000 + 250 = 1250 ns (according to the Standard mode I2C bus specification) before the SCL line is
released.
7. Cb = total capacitance of the one bus line in pF.
Table 48. I 2C 1 Mbps timing
Characteristic
Symbol
Minimum
Maximum
Unit
MHz
SCL Clock Frequency
fSCL
0
11
Hold time (repeated) START condition. After this
period, the first clock pulse is generated.
tHD; STA
0.26
—
µs
LOW period of the SCL clock
tLOW
0.5
—
µs
HIGH period of the SCL clock
tHIGH
0.26
—
µs
Set-up time for a repeated START condition
tSU; STA
0.26
—
µs
Data hold time for I2C bus devices
tHD; DAT
0
—
µs
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
55
Freescale Semiconductor, Inc.

Peripheral operating requirements and behaviors

Table 48. I 2C 1 Mbps timing (continued)
Characteristic
Symbol
Minimum
Maximum
Unit
Data set-up time
tSU; DAT
50
Rise time of SDA and SCL signals
tr
—
ns
20 +0.1Cb
2
120
ns
2
120
ns
Fall time of SDA and SCL signals
tf
20 +0.1Cb
Set-up time for STOP condition
tSU; STO
0.26
—
µs
Bus free time between STOP and START
condition
tBUF
0.5
—
µs
Pulse width of spikes that must be suppressed by
the input filter
tSP
0
50
ns
1. The maximum SCL clock frequency of 1 Mbps can support maximum bus loading when using the High drive pins across
the full voltage range.
2. Cb = total capacitance of the one bus line in pF.
SDA
tf
tSU; DAT
tr
tLOW
tf
tHD; STA
tSP
tr
tBUF
SCL
S
HD; STA
tHD; DAT
tHIGH
tSU; STA
tSU; STO
SR
P
S
Figure 27. Timing definition for devices on the I2C bus
3.8.9 UART switching specifications
See General switching specifications.
3.8.10 SDHC specifications
The following timing specs are defined at the chip I/O pin and must be translated
appropriately to arrive at timing specs/constraints for the physical interface.
Table 49. SDHC switching specifications
Num
Symbol
Description
Min.
Max.
Unit
Operating voltage
1.71
3.6
V
0
400
kHz
Card input clock
SD1
fpp
Clock frequency (low speed)
Table continues on the next page...
56
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
Table 49. SDHC switching specifications
(continued)
Num
Symbol
Description
Min.
Max.
Unit
fpp
Clock frequency (SD\SDIO full speed\high speed)
0
25\50
MHz
fpp
Clock frequency (MMC full speed\high speed)
0
20\50
MHz
fOD
Clock frequency (identification mode)
0
400
kHz
SD2
tWL
Clock low time
7
—
ns
SD3
tWH
Clock high time
7
—
ns
SD4
tTLH
Clock rise time
—
3
ns
SD5
tTHL
Clock fall time
—
3
ns
SD6
tOD
SDHC output / card inputs SDHC_CMD, SDHC_DAT (reference to SDHC_CLK)
SDHC output delay (output valid)
-5
8.3
ns
SDHC input / card inputs SDHC_CMD, SDHC_DAT (reference to SDHC_CLK)
SD7
tISU
SDHC input setup time
5.5
—
ns
SD8
tIH
SDHC input hold time
0
—
ns
SD3
SD2
SD1
SDHC_CLK
SD6
Output SDHC_CMD
Output SDHC_DAT[3:0]
SD7
SD8
Input SDHC_CMD
Input SDHC_DAT[3:0]
Figure 28. SDHC timing
3.8.11 I2S switching specifications
This section provides the AC timings for the I2S in master (clocks driven) and slave
modes (clocks input). All timings are given for non-inverted serial clock polarity
(TCR[TSCKP] = 0, RCR[RSCKP] = 0) and a non-inverted frame sync (TCR[TFSI] =
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
57
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
0, RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been
inverted, all the timings remain valid by inverting the clock signal (I2S_BCLK) and/or
the frame sync (I2S_FS) shown in the figures below.
Table 50. I2S master mode timing
Num
Description
Min.
Max.
Unit
Operating voltage
2.7
3.6
V
S1
I2S_MCLK cycle time
40
—
ns
S2
I2S_MCLK pulse width high/low
45%
55%
MCLK period
S3
I2S_BCLK cycle time
80
—
ns
S4
I2S_BCLK pulse width high/low
45%
55%
BCLK period
S5
I2S_BCLK to I2S_FS output valid
—
15
ns
S6
I2S_BCLK to I2S_FS output invalid
0
—
ns
S7
I2S_BCLK to I2S_TXD valid
—
15
ns
S8
I2S_BCLK to I2S_TXD invalid
0
—
ns
S9
I2S_RXD/I2S_FS input setup before I2S_BCLK
17
—
ns
S10
I2S_RXD/I2S_FS input hold after I2S_BCLK
0
—
ns
S1
S2
S2
I2S_MCLK (output)
S3
I2S_BCLK (output)
S4
S4
S6
S5
I2S_FS (output)
S10
S9
I2S_FS (input)
S7
S8
S7
S8
I2S_TXD
S9
S10
I2S_RXD
Figure 29. I2S timing — master mode
Table 51. I2S slave mode timing
Num
Description
Min.
Max.
Unit
Operating voltage
2.7
3.6
V
S11
I2S_BCLK cycle time (input)
80
—
ns
S12
I2S_BCLK pulse width high/low (input)
45%
55%
MCLK period
Table continues on the next page...
58
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
Table 51. I2S slave mode timing (continued)
Num
Description
Min.
Max.
Unit
S13
I2S_FS input setup before I2S_BCLK
5
—
ns
S14
I2S_FS input hold after I2S_BCLK
2
—
ns
S15
I2S_BCLK to I2S_TXD/I2S_FS output valid
—
19.5
ns
S16
I2S_BCLK to I2S_TXD/I2S_FS output invalid
0
—
ns
S17
I2S_RXD setup before I2S_BCLK
5
—
ns
S18
I2S_RXD hold after I2S_BCLK
2
—
ns
21
ns
S19
I2S_TX_FS input assertion to I2S_TXD output
valid1
1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear
S11
S12
I2S_BCLK (input)
S12
S15
S16
I2S_FS (output)
S13
I2S_FS (input)
S14
S15
S19
S16
S15
S16
I2S_TXD
S17
S18
I2S_RXD
Figure 30. I2S timing — slave modes
3.8.11.1
Normal Run, Wait and Stop mode performance over the full
operating voltage range
This section provides the operating performance over the full operating voltage for the
device in Normal Run, Wait and Stop modes.
Table 52. I2S/SAI master mode timing
Num.
Characteristic
Min.
Max.
Unit
Operating voltage
1.71
3.6
V
S1
I2S_MCLK cycle time
40
—
ns
S2
I2S_MCLK (as an input) pulse width high/low
45%
55%
MCLK period
S3
I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)
80
—
ns
S4
I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low
45%
55%
BCLK period
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
59
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
Table 52. I2S/SAI master mode timing (continued)
Num.
Characteristic
Min.
Max.
Unit
S5
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/
I2S_RX_FS output valid
—
15
ns
S6
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/
I2S_RX_FS output invalid
-1
—
ns
S7
I2S_TX_BCLK to I2S_TXD valid
—
15
ns
S8
I2S_TX_BCLK to I2S_TXD invalid
0
—
ns
S9
I2S_RXD/I2S_RX_FS input setup before
I2S_RX_BCLK
22.5
—
ns
S10
I2S_RXD/I2S_RX_FS input hold after
I2S_RX_BCLK
0
—
ns
S1
S2
S2
I2S_MCLK (output)
S3
I2S_TX_BCLK/
I2S_RX_BCLK (output)
S4
S4
S6
S5
I2S_TX_FS/
I2S_RX_FS (output)
S10
S9
I2S_TX_FS/
I2S_RX_FS (input)
S7
S8
S7
S8
I2S_TXD
S9
S10
I2S_RXD
Figure 31. I2S/SAI timing — master modes
Table 53. I2S/SAI slave mode timing
Num.
Characteristic
Min.
Max.
Unit
Operating voltage
1.71
3.6
V
S11
I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)
80
—
ns
S12
I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low
(input)
45%
55%
MCLK period
S13
I2S_TX_FS/I2S_RX_FS input setup before
I2S_TX_BCLK/I2S_RX_BCLK
7
—
ns
S14
I2S_TX_FS/I2S_RX_FS input hold after
I2S_TX_BCLK/I2S_RX_BCLK
2
—
ns
S15
I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid
—
25.5
ns
Table continues on the next page...
60
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Peripheral operating requirements and behaviors
Table 53. I2S/SAI slave mode timing (continued)
Num.
Characteristic
Min.
Max.
Unit
S16
I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid 3
—
ns
S17
I2S_RXD setup before I2S_RX_BCLK
5.8
—
ns
S18
I2S_RXD hold after I2S_RX_BCLK
2
—
ns
—
25
ns
S19
I2S_TX_FS input assertion to I2S_TXD output
valid1
1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear
S11
S12
I2S_TX_BCLK/
I2S_RX_BCLK (input)
S12
S15
S16
I2S_TX_FS/
I2S_RX_FS (output)
S13
I2S_TX_FS/
I2S_RX_FS (input)
S19
S14
S15
S16
S15
S16
I2S_TXD
S17
S18
I2S_RXD
Figure 32. I2S/SAI timing — slave modes
3.8.11.2
VLPR, VLPW, and VLPS mode performance over the full
operating voltage range
This section provides the operating performance over the full operating voltage for the
device in VLPR, VLPW, and VLPS modes.
Table 54. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes
(full voltage range)
Num.
Characteristic
Min.
Max.
Unit
Operating voltage
1.71
3.6
V
S1
I2S_MCLK cycle time
62.5
—
ns
S2
I2S_MCLK pulse width high/low
45%
55%
MCLK period
S3
I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)
250
—
ns
S4
I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low
45%
55%
BCLK period
S5
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/
I2S_RX_FS output valid
—
45
ns
S6
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/
I2S_RX_FS output invalid
0
—
ns
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
61
Freescale Semiconductor, Inc.
Peripheral operating requirements and behaviors
Table 54. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range)
(continued)
Num.
Characteristic
Min.
S7
I2S_TX_BCLK to I2S_TXD valid
S8
I2S_TX_BCLK to I2S_TXD invalid
S9
I2S_RXD/I2S_RX_FS input setup before
I2S_RX_BCLK
S10
I2S_RXD/I2S_RX_FS input hold after
I2S_RX_BCLK
S1
—
S2
Max.
Unit
45
ns
—
ns
45
—
ns
0
—
ns
S2
I2S_MCLK (output)
S3
I2S_TX_BCLK/
I2S_RX_BCLK (output)
S4
S4
S6
S5
I2S_TX_FS/
I2S_RX_FS (output)
S10
S9
I2S_TX_FS/
I2S_RX_FS (input)
S7
S8
S7
S8
I2S_TXD
S9
S10
I2S_RXD
Figure 33. I2S/SAI timing — master modes
Table 55. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full
voltage range)
Num.
Characteristic
Min.
Max.
Unit
Operating voltage
1.71
3.6
V
S11
I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)
250
—
ns
S12
I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low
(input)
45%
55%
MCLK period
S13
I2S_TX_FS/I2S_RX_FS input setup before
I2S_TX_BCLK/I2S_RX_BCLK
30
—
ns
S14
I2S_TX_FS/I2S_RX_FS input hold after
I2S_TX_BCLK/I2S_RX_BCLK
11
—
ns
S15
I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid
—
S16
I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid 0
—
ns
S17
I2S_RXD setup before I2S_RX_BCLK
—
ns
30
ns
Table continues on the next page...
62
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Dimensions
Table 55. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)
(continued)
Num.
Characteristic
Min.
Max.
Unit
S18
I2S_RXD hold after I2S_RX_BCLK
11
—
ns
S19
I2S_TX_FS input assertion to I2S_TXD output valid1
—
72
ns
1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear
S11
S12
I2S_TX_BCLK/
I2S_RX_BCLK (input)
S12
S15
I2S_TX_FS/
I2S_RX_FS (output)
S16
S13
I2S_TX_FS/
I2S_RX_FS (input)
S14
S15
S19
S16
S15
S16
I2S_TXD
S17
S18
I2S_RXD
Figure 34. I2S/SAI timing — slave modes
4 Dimensions
4.1 Obtaining package dimensions
Package dimensions are provided in package drawings.
To find a package drawing, go to freescale.com and perform a keyword search for the
drawing’s document number:
If you want the drawing for this package
142-pin WLCSP
Then use this document number
98ASA00639D
5 Pinout
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
63
Freescale Semiconductor, Inc.
Pinout
5.1 K64 Signal Multiplexing and Pin Assignments
The following table shows the signals available on each pin and the locations of these
pins on the devices supported by this document. The Port Control Module is responsible
for selecting which ALT functionality is available on each pin.
142
CSP
Pin Name
Default
ALT0
ALT1
ALT2
ALT3
ALT4
ALT5
ALT6
ALT7
C10 PTE0
ADC1_SE4a
ADC1_SE4a
PTE0
SPI1_PCS1
UART1_TX
SDHC0_D1
TRACE_
CLKOUT
I2C1_SDA
RTC_
CLKOUT
D8
PTE1/
LLWU_P0
ADC1_SE5a
ADC1_SE5a
PTE1/
LLWU_P0
SPI1_SOUT
UART1_RX
SDHC0_D0
TRACE_D3
I2C1_SCL
SPI1_SIN
D9
PTE2/
LLWU_P1
ADC0_DP2/
ADC1_SE6a
ADC0_DP2/
ADC1_SE6a
PTE2/
LLWU_P1
SPI1_SCK
UART1_CTS_ SDHC0_
b
DCLK
C11 PTE3
ADC0_DM2/
ADC1_SE7a
ADC0_DM2/
ADC1_SE7a
PTE3
SPI1_SIN
UART1_RTS_ SDHC0_CMD TRACE_D1
b
F6
VDD
VDD
VDD
E6
VSS
VSS
VSS
TRACE_D2
SPI1_SOUT
D10 PTE4/
LLWU_P2
DISABLED
PTE4/
LLWU_P2
SPI1_PCS0
UART3_TX
SDHC0_D3
D11 PTE5
DISABLED
PTE5
SPI1_PCS2
UART3_RX
SDHC0_D2
FTM3_CH0
E7
PTE6
DISABLED
PTE6
SPI1_PCS3
UART3_CTS_ I2S0_MCLK
b
FTM3_CH1
E8
PTE7
DISABLED
PTE7
UART3_RTS_ I2S0_RXD0
b
FTM3_CH2
E9
PTE8
DISABLED
PTE8
I2S0_RXD1
UART5_TX
I2S0_RX_FS
FTM3_CH3
E10
PTE9
DISABLED
PTE9
I2S0_TXD1
UART5_RX
I2S0_RX_
BCLK
FTM3_CH4
E11
PTE10
DISABLED
PTE10
UART5_CTS_ I2S0_TXD0
b
FTM3_CH5
F9
PTE11
DISABLED
PTE11
UART5_RTS_ I2S0_TX_FS
b
FTM3_CH6
F10
PTE12
DISABLED
PTE12
F7
VDD
VDD
VDD
F11
VSS
VSS
VSS
G11 USB0_DP
USB0_DP
USB0_DP
H11 USB0_DM
USB0_DM
USB0_DM
G10 VOUT33
VOUT33
VOUT33
H10 VREGIN
VREGIN
VREGIN
F8
ADC0_DP1
ADC0_DP1
ADC0_DP1
G8
ADC0_DM1
ADC0_DM1
ADC0_DM1
J11
ADC1_DP1
ADC1_DP1
ADC1_DP1
K11
ADC1_DM1
ADC1_DM1
ADC1_DM1
64
Freescale Semiconductor, Inc.
I2S0_TX_
BCLK
EzPort
TRACE_D0
USB_SOF_
OUT
FTM3_CH7
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Pinout
142
CSP
Pin Name
Default
ALT0
G9
ADC0_DP0/
ADC1_DP3
ADC0_DP0/
ADC1_DP3
ADC0_DP0/
ADC1_DP3
H9
ADC0_DM0/
ADC1_DM3
ADC0_DM0/
ADC1_DM3
ADC0_DM0/
ADC1_DM3
J10
ADC1_DP0/
ADC0_DP3
ADC1_DP0/
ADC0_DP3
ADC1_DP0/
ADC0_DP3
K10
ADC1_DM0/
ADC0_DM3
ADC1_DM0/
ADC0_DM3
ADC1_DM0/
ADC0_DM3
L11
VDDA
VDDA
VDDA
L10
VREFH
VREFH
VREFH
M11 VREFL
VREFL
VREFL
N11 VSSA
VSSA
VSSA
M10 ADC1_SE16/
CMP2_IN2/
ADC0_SE22
ADC1_SE16/
CMP2_IN2/
ADC0_SE22
ADC1_SE16/
CMP2_IN2/
ADC0_SE22
K9
ADC0_SE16/
CMP1_IN2/
ADC0_SE21
ADC0_SE16/
CMP1_IN2/
ADC0_SE21
ADC0_SE16/
CMP1_IN2/
ADC0_SE21
L9
VREF_OUT/
CMP1_IN5/
CMP0_IN5/
ADC1_SE18
VREF_OUT/
CMP1_IN5/
CMP0_IN5/
ADC1_SE18
VREF_OUT/
CMP1_IN5/
CMP0_IN5/
ADC1_SE18
N10 DAC0_OUT/
CMP1_IN3/
ADC0_SE23
DAC0_OUT/
CMP1_IN3/
ADC0_SE23
DAC0_OUT/
CMP1_IN3/
ADC0_SE23
M9
DAC1_OUT/
CMP0_IN4/
CMP2_IN3/
ADC1_SE23
DAC1_OUT/
CMP0_IN4/
CMP2_IN3/
ADC1_SE23
DAC1_OUT/
CMP0_IN4/
CMP2_IN3/
ADC1_SE23
J9
RTC_
WAKEUP_B
RTC_
WAKEUP_B
RTC_
WAKEUP_B
N9
XTAL32
XTAL32
XTAL32
ALT1
ALT2
ALT3
ALT4
ALT5
ALT6
N8
EXTAL32
EXTAL32
EXTAL32
M8
VBAT
VBAT
VBAT
H8
VDD
VDD
VDD
G7
VSS
VSS
VSS
L8
PTE24
ADC0_SE17
ADC0_SE17
PTE24
UART4_TX
I2C0_SCL
EWM_OUT_b
K8
PTE25
ADC0_SE18
ADC0_SE18
PTE25
UART4_RX
I2C0_SDA
EWM_IN
N7
PTE26
DISABLED
PTE26
J8
PTE27
DISABLED
PTE27
M7
PTE28
DISABLED
PTE28
L7
PTA0
JTAG_TCLK/
SWD_CLK/
EZP_CLK
PTA0
ENET_1588_
CLKIN
UART4_CTS_
b
RTC_
CLKOUT
ALT7
EzPort
USB_CLKIN
UART4_RTS_
b
UART0_CTS_ FTM0_CH5
b/
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
JTAG_TCLK/
SWD_CLK
EZP_CLK
65
Freescale Semiconductor, Inc.
Pinout
142
CSP
Pin Name
Default
ALT0
ALT1
ALT2
ALT3
ALT4
ALT5
ALT6
ALT7
EzPort
UART0_COL_
b
K7
PTA1
JTAG_TDI/
EZP_DI
PTA1
UART0_RX
FTM0_CH6
JTAG_TDI
J7
PTA2
JTAG_TDO/
TRACE_
SWO/
EZP_DO
PTA2
UART0_TX
FTM0_CH7
JTAG_TDO/ EZP_DO
TRACE_SWO
N6
PTA3
JTAG_TMS/
SWD_DIO
PTA3
UART0_RTS_ FTM0_CH0
b
M6
PTA4/
LLWU_P3
NMI_b/
EZP_CS_b
PTA4/
LLWU_P3
L6
PTA5
DISABLED
PTA5
H7
VDD
VDD
VDD
H6
VSS
VSS
VSS
N5
PTA6
DISABLED
M5
PTA7
ADC0_SE10
K6
PTA8
ADC0_SE11
L5
PTA9
N4
JTAG_TMS/
SWD_DIO
FTM0_CH1
USB_CLKIN
FTM0_CH2
NMI_b
RMII0_RXER/ CMP2_OUT
MII0_RXER
I2S0_TX_
BCLK
FTM0_CH3
CLKOUT
TRACE_
CLKOUT
ADC0_SE10
PTA7
FTM0_CH4
RMII0_MDIO/
MII0_MDIO
TRACE_D3
ADC0_SE11
PTA8
FTM1_CH0
RMII0_MDC/
MII0_MDC
DISABLED
PTA9
FTM1_CH1
PTA10
DISABLED
PTA10
J6
PTA11
DISABLED
PTA11
K5
PTA12
CMP2_IN0
CMP2_IN0
PTA12
M4
PTA13/
LLWU_P4
CMP2_IN1
CMP2_IN1
J5
PTA14
N3
FTM1_QD_
PHA
TRACE_D2
MII0_RXD3
FTM1_QD_
PHB
TRACE_D1
FTM2_CH0
MII0_RXD2
FTM2_QD_
PHA
TRACE_D0
FTM2_CH1
MII0_RXCLK
I2C2_SDA
FTM2_QD_
PHB
CAN0_TX
FTM1_CH0
RMII0_RXD1/ I2C2_SCL
MII0_RXD1
I2S0_TXD0
FTM1_QD_
PHA
PTA13/
LLWU_P4
CAN0_RX
FTM1_CH1
RMII0_RXD0/ I2C2_SDA
MII0_RXD0
I2S0_TX_FS
FTM1_QD_
PHB
DISABLED
PTA14
SPI0_PCS0
UART0_TX
RMII0_CRS_
DV/
MII0_RXDV
I2S0_RX_
BCLK
I2S0_TXD1
PTA15
DISABLED
PTA15
SPI0_SCK
UART0_RX
RMII0_TXEN/
MII0_TXEN
L4
PTA16
DISABLED
PTA16
SPI0_SOUT
UART0_CTS_ RMII0_TXD0/
b/
MII0_TXD0
UART0_COL_
b
I2S0_RX_FS
M3
PTA17
ADC1_SE17
ADC1_SE17
PTA17
SPI0_SIN
UART0_RTS_ RMII0_TXD1/
b
MII0_TXD1
I2S0_MCLK
N2
VDD
VDD
VDD
M2
VSS
VSS
VSS
N1
PTA18
EXTAL0
EXTAL0
66
Freescale Semiconductor, Inc.
FTM0_FLT2
I2C2_SCL
EZP_CS_b
JTAG_TRST_
b
PTA6
PTA18
EZP_DI
I2S0_RXD0
I2S0_RXD1
FTM_CLKIN0
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Pinout
142
CSP
Pin Name
Default
ALT0
ALT1
ALT2
PTA19
ALT3
FTM1_FLT0
ALT4
ALT5
M1
PTA19
XTAL0
XTAL0
L1
RESET_b
RESET_b
RESET_b
L2
PTA24
DISABLED
PTA24
MII0_TXD2
FB_A15
FB_A29
L3
PTA25
DISABLED
PTA25
MII0_TXCLK
FB_A14
FB_A28
K4
PTA26
DISABLED
PTA26
MII0_TXD3
FB_A13
FB_A27
K3
PTA27
DISABLED
PTA27
MII0_CRS
FB_A12
FB_A26
K2
PTA28
DISABLED
PTA28
MII0_TXER
FB_A25
K1
PTA29
DISABLED
MII0_COL
FB_A24
J4
PTB0/
LLWU_P5
ADC0_SE8/
ADC1_SE8
ADC0_SE8/
ADC1_SE8
PTB0/
LLWU_P5
I2C0_SCL
FTM1_CH0
RMII0_MDIO/
MII0_MDIO
FTM1_QD_
PHA
J3
PTB1
ADC0_SE9/
ADC1_SE9
ADC0_SE9/
ADC1_SE9
PTB1
I2C0_SDA
FTM1_CH1
RMII0_MDC/
MII0_MDC
FTM1_QD_
PHB
J2
PTB2
ADC0_SE12
ADC0_SE12
PTB2
I2C0_SCL
UART0_RTS_ ENET0_
b
1588_TMR0
FTM0_FLT3
J1
PTB3
ADC0_SE13
ADC0_SE13
PTB3
I2C0_SDA
UART0_CTS_ ENET0_
b/
1588_TMR1
UART0_COL_
b
FTM0_FLT0
H4
PTB4
ADC1_SE10
ADC1_SE10
PTB4
ENET0_
1588_TMR2
FTM1_FLT0
H3
PTB5
ADC1_SE11
ADC1_SE11
PTB5
ENET0_
1588_TMR3
FTM2_FLT0
H2
PTB6
ADC1_SE12
ADC1_SE12
PTB6
ADC1_SE13
PTB7
PTA29
H1
PTB7
ADC1_SE13
G4
PTB8
DISABLED
PTB8
G3
PTB9
DISABLED
PTB9
G1
PTB10
ADC1_SE14
ADC1_SE14
G2
PTB11
ADC1_SE15
ADC1_SE15
H5
VSS
VSS
VSS
F3
VDD
VDD
VDD
F1
PTB16
F2
FTM_CLKIN1
ALT6
ALT7
EzPort
LPTMR0_
ALT1
FB_AD23
FB_AD22
UART3_RTS_
b
FB_AD21
SPI1_PCS1
UART3_CTS_
b
FB_AD20
PTB10
SPI1_PCS0
UART3_RX
FB_AD19
FTM0_FLT1
PTB11
SPI1_SCK
UART3_TX
FB_AD18
FTM0_FLT2
DISABLED
PTB16
SPI1_SOUT
UART0_RX
FTM_CLKIN0 FB_AD17
EWM_IN
PTB17
DISABLED
PTB17
SPI1_SIN
UART0_TX
FTM_CLKIN1 FB_AD16
EWM_OUT_b
E1
PTB18
DISABLED
PTB18
CAN0_TX
FTM2_CH0
I2S0_TX_
BCLK
FB_AD15
FTM2_QD_
PHA
E2
PTB19
DISABLED
PTB19
CAN0_RX
FTM2_CH1
I2S0_TX_FS
FB_OE_b
FTM2_QD_
PHB
E3
PTB20
DISABLED
PTB20
SPI2_PCS0
FB_AD31
CMP0_OUT
E4
PTB21
DISABLED
PTB21
SPI2_SCK
FB_AD30
CMP1_OUT
D4
PTB22
DISABLED
PTB22
SPI2_SOUT
FB_AD29
CMP2_OUT
D1
PTB23
DISABLED
PTB23
SPI2_SIN
SPI0_PCS5
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
FB_AD28
67
Freescale Semiconductor, Inc.
Pinout
142
CSP
Pin Name
Default
ALT0
ALT1
ALT2
ALT3
ALT4
ALT5
ALT6
D2
PTC0
ADC0_SE14
ADC0_SE14
PTC0
SPI0_PCS4
PDB0_
EXTRG
USB_SOF_
OUT
FB_AD14
I2S0_TXD1
D3
PTC1/
LLWU_P6
ADC0_SE15
ADC0_SE15
PTC1/
LLWU_P6
SPI0_PCS3
UART1_RTS_ FTM0_CH0
b
FB_AD13
I2S0_TXD0
C1
PTC2
ADC0_SE4b/
CMP1_IN0
ADC0_SE4b/
CMP1_IN0
PTC2
SPI0_PCS2
UART1_CTS_ FTM0_CH1
b
FB_AD12
I2S0_TX_FS
B1
PTC3/
LLWU_P7
CMP1_IN1
CMP1_IN1
PTC3/
LLWU_P7
SPI0_PCS1
UART1_RX
FTM0_CH2
CLKOUT
I2S0_TX_
BCLK
F4
VSS
VSS
VSS
G5
VDD
VDD
VDD
A1
PTC4/
LLWU_P8
DISABLED
PTC4/
LLWU_P8
SPI0_PCS0
UART1_TX
FTM0_CH3
FB_AD11
CMP1_OUT
C2
PTC5/
LLWU_P9
DISABLED
PTC5/
LLWU_P9
SPI0_SCK
LPTMR0_
ALT2
I2S0_RXD0
FB_AD10
CMP0_OUT
B2
PTC6/
LLWU_P10
CMP0_IN0
CMP0_IN0
PTC6/
LLWU_P10
SPI0_SOUT
PDB0_
EXTRG
I2S0_RX_
BCLK
FB_AD9
I2S0_MCLK
A2
PTC7
CMP0_IN1
CMP0_IN1
PTC7
SPI0_SIN
USB_SOF_
OUT
I2S0_RX_FS
FB_AD8
B3
PTC8
ADC1_SE4b/
CMP0_IN2
ADC1_SE4b/
CMP0_IN2
PTC8
FTM3_CH4
I2S0_MCLK
FB_AD7
A3
PTC9
ADC1_SE5b/
CMP0_IN3
ADC1_SE5b/
CMP0_IN3
PTC9
FTM3_CH5
I2S0_RX_
BCLK
FB_AD6
C3
PTC10
ADC1_SE6b
ADC1_SE6b
PTC10
I2C1_SCL
FTM3_CH6
I2S0_RX_FS
FB_AD5
B4
PTC11/
LLWU_P11
ADC1_SE7b
ADC1_SE7b
PTC11/
LLWU_P11
I2C1_SDA
FTM3_CH7
I2S0_RXD1
FB_RW_b
A4
PTC12
DISABLED
PTC12
UART4_RTS_
b
FB_AD27
C4
PTC13
DISABLED
PTC13
UART4_CTS_
b
FB_AD26
B5
PTC14
DISABLED
PTC14
UART4_RX
FB_AD25
A5
PTC15
DISABLED
PTC15
UART4_TX
FB_AD24
F5
VSS
VSS
VSS
E5
VDD
VDD
VDD
C5
PTC16
DISABLED
PTC16
UART3_RX
ENET0_
1588_TMR0
FB_CS5_b/
FB_TSIZ1/
FB_BE23_
16_BLS15_8_
b
A6
PTC17
DISABLED
PTC17
UART3_TX
ENET0_
1588_TMR1
FB_CS4_b/
FB_TSIZ0/
FB_BE31_
24_BLS7_0_b
B6
PTC18
DISABLED
PTC18
UART3_RTS_ ENET0_
b
1588_TMR2
FB_TBST_b/
FB_CS2_b/
FB_BE15_8_
BLS23_16_b
68
Freescale Semiconductor, Inc.
ALT7
EzPort
FTM0_CH2
FTM2_FLT0
FTM3_FLT0
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Pinout
142
CSP
Pin Name
Default
ALT0
ALT1
D5
PTC19
DISABLED
PTC19
D6
PTD0/
LLWU_P12
DISABLED
PTD0/
LLWU_P12
A7
PTD1
ADC0_SE5b
C6
PTD2/
LLWU_P13
B7
ALT2
ALT3
ALT4
ALT5
ALT6
ALT7
UART3_CTS_ ENET0_
b
1588_TMR3
FB_CS3_b/
FB_BE7_0_
BLS31_24_b
SPI0_PCS0
UART2_RTS_ FTM3_CH0
b
FB_ALE/
FB_CS1_b/
FB_TS_b
PTD1
SPI0_SCK
UART2_CTS_ FTM3_CH1
b
FB_CS0_b
DISABLED
PTD2/
LLWU_P13
SPI0_SOUT
UART2_RX
FTM3_CH2
FB_AD4
I2C0_SCL
PTD3
DISABLED
PTD3
SPI0_SIN
UART2_TX
FTM3_CH3
FB_AD3
I2C0_SDA
C7
PTD4/
LLWU_P14
DISABLED
PTD4/
LLWU_P14
SPI0_PCS1
UART0_RTS_ FTM0_CH4
b
FB_AD2
EWM_IN
A8
PTD5
ADC0_SE6b
ADC0_SE6b
PTD5
SPI0_PCS2
UART0_CTS_ FTM0_CH5
b/
UART0_COL_
b
FB_AD1
EWM_OUT_b SPI1_SCK
B8
PTD6/
LLWU_P15
ADC0_SE7b
ADC0_SE7b
PTD6/
LLWU_P15
SPI0_PCS3
UART0_RX
FTM0_CH6
FB_AD0
FTM0_FLT0
SPI1_SOUT
A9
PTD7
DISABLED
PTD7
CMT_IRO
UART0_TX
FTM0_CH7
FTM0_FLT1
SPI1_SIN
B9
PTD8
DISABLED
PTD8
I2C0_SCL
UART5_RX
FB_A16
A10
PTD9
DISABLED
PTD9
I2C0_SDA
UART5_TX
FB_A17
D7
PTD10
DISABLED
PTD10
UART5_RTS_
b
FB_A18
C8
PTD11
DISABLED
PTD11
SPI2_PCS0
UART5_CTS_ SDHC0_
b
CLKIN
FB_A19
B10
PTD12
DISABLED
PTD12
SPI2_SCK
FTM3_FLT0
SDHC0_D4
FB_A20
C9
PTD13
DISABLED
PTD13
SPI2_SOUT
SDHC0_D5
FB_A21
A11
PTD14
DISABLED
PTD14
SPI2_SIN
SDHC0_D6
FB_A22
B11
PTD15
DISABLED
PTD15
SPI2_PCS1
SDHC0_D7
FB_A23
G6
NC
NC
ADC0_SE5b
EzPort
FB_TA_b
SPI1_PCS0
NC
5.2 Unused analog interfaces
Table 56. Unused analog interfaces
Module name
ADC
Pins
Recommendation if unused
ADC0_DP1, ADC0_DM1, ADC1_DP1, Ground
ADC1_DM1, ADC0_DP0/ADC1_DP3,
ADC0_DM0/ADC1_DM3, ADC1_DP0/
ADC0_DP3, ADC1_DM0/ADC0_DM3,
ADC1_SE16/ADC0_SE22,
ADC0_SE16/ADC0_SE21,
ADC1_SE18
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
69
Freescale Semiconductor, Inc.
Pinout
Table 56. Unused analog interfaces (continued)
Module name
DAC
1
USB
Pins
Recommendation if unused
DAC0_OUT, DAC1_OUT
VREGIN, USB0_GND,
USB0_DM, USB0_DP
VOUT332
Float
Connect VREGIN and VOUT33
together and tie to ground through a 10
kΩ resistor. Do not tie directly to
ground, as this causes a latch-up risk.
Float
1. Unused DAC signals do not apply to all parts. See the Pinout section for details.
2. USB0_VBUS and USB0_GND are board level signals
5.3 K64 Pinouts
The below figure shows the pinout diagram for the devices supported by this document.
Many signals may be multiplexed onto a single pin. To determine what signals can be
used on which pin, see the previous section.
70
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Ordering parts
1
2
3
4
5
6
7
8
9
10
11
A
PTC4/
LLWU_P8
PTC7
PTC9
PTC12
PTC15
PTC17
PTD1
PTD5
PTD7
PTD9
PTD14
A
B
PTC3/
PTC6/
LLWU_P7 LLWU_P10
PTC8
PTC11/
LLWU_P11
PTC14
PTC18
PTD3
PTD6/
LLWU_P15
PTD8
PTD12
PTD15
B
PTD11
PTD13
PTE0
PTE3
C
C
PTC2
PTC5/
LLWU_P9
PTC10
PTC13
PTC16
PTD2/
PTD4/
LLWU_P13 LLWU_P14
D
PTB23
PTC0
PTC1/
LLWU_P6
PTB22
PTC19
PTD0/
LLWU_P12
PTD10
PTE1/
LLWU_P0
PTE2/
LLWU_P1
PTE4/
LLWU_P2
PTE5
D
E
PTB18
PTB19
PTB20
PTB21
VDD
VSS
PTE6
PTE7
PTE8
PTE9
PTE10
E
F
PTB16
PTB17
VDD
VSS
VSS
VDD
VDD
ADC0_DP1
PTE11
PTE12
VSS
F
G
PTB10
PTB11
PTB9
PTB8
VDD
VSS
ADC0_DM1
ADC0_DP0/
ADC1_DP3
VOUT33
USB0_DP
G
H
PTB7
PTB6
PTB5
PTB4
VSS
VSS
VDD
VDD
ADC0_DM0/
ADC1_DM3
VREGIN
USB0_DM
H
J
PTB3
PTB2
PTB1
PTB0/
LLWU_P5
PTA14
PTA11
PTA2
PTE27
RTC_
ADC1_DP0/
ADC1_DP1 J
WAKEUP_B ADC0_DP3
K
PTA29
PTA28
PTA27
PTA26
PTA12
PTA8
PTA1
PTE25
ADC0_SE16/
ADC1_DM0/
ADC1_DM1 K
CMP1_IN2/
ADC0_DM3
ADC0_SE21
L
RESET_b
PTA24
PTA25
PTA16
PTA9
PTA5
PTA0
PTE24
VREF_OUT/
CMP1_IN5/
CMP0_IN5/
ADC1_SE18
M
PTA19
VSS
PTA17
PTA13/
LLWU_P4
PTA7
PTA4/
LLWU_P3
PTE28
VBAT
N
PTA18
VDD
PTA15
PTA10
PTA6
PTA3
PTE26
EXTAL32
1
2
3
4
5
6
7
8
VREFH
VDDA
L
DAC1_OUT/
ADC1_SE16/
CMP0_IN4/ CMP2_IN2/
CMP2_IN3/ ADC0_SE22
ADC1_SE23
VREFL
M
XTAL32
DAC0_OUT/
CMP1_IN3/
ADC0_SE23
VSSA
N
9
10
11
Figure 35. 142 CSP Pinout Diagram
6 Ordering parts
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
71
Freescale Semiconductor, Inc.
Part identification
6.1 Determining valid orderable parts
Valid orderable part numbers are provided on the web. To determine the orderable part
numbers for this device, go to freescale.com and perform a part number search for the
following device numbers: PK64 and MK64
7 Part identification
7.1 Description
Part numbers for the chip have fields that identify the specific part. You can use the
values of these fields to determine the specific part you have received.
7.2 Format
Part numbers for this device have the following format:
Q K## A M FFF R T PP CC N
7.3 Fields
This table lists the possible values for each field in the part number (not all
combinations are valid):
Field
Description
Values
Q
Qualification status
• M = Fully qualified, general market flow, full
reels
• P = Prequalification
• K = Fully qualified, general market flow, 100
piece reels
K##
Kinetis family
• K64 = USB and Ethernet with high RAM
density
A
Key attribute
• D = Cortex-M4 w/ DSP
• F = Cortex-M4 w/ DSP and FPU
M
Flash memory type
• N = Program flash only
• X = Program flash and FlexMemory
FFF
Program flash memory size
• 512 = 512 KB
• 1M0 = 1 MB
R
Silicon revision
• Z = Initial
Table continues on the next page...
72
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Terminology and guidelines
Field
Description
Values
• (Blank) = Main
• A = Revision after main
T
Temperature range (°C)
• C = –40 to 85
PP
Package identifier
• AJ = 142 WLCSP (4.8 mm x 5.6 mm)
CC
Maximum CPU frequency (MHz)
• 12 = 120 MHz
N
Packaging type
• R = Tape and reel
7.4 Example
This is an example part number:
MK64FN1M0CAJ12R
8 Terminology and guidelines
8.1 Definitions
Key terms are defined in the following table:
Term
Rating
Definition
A minimum or maximum value of a technical characteristic that, if exceeded, may cause
permanent chip failure:
• Operating ratings apply during operation of the chip.
• Handling ratings apply when the chip is not powered.
NOTE: The likelihood of permanent chip failure increases rapidly as soon as a characteristic
begins to exceed one of its operating ratings.
Operating requirement A specified value or range of values for a technical characteristic that you must guarantee during
operation to avoid incorrect operation and possibly decreasing the useful life of the chip
Operating behavior
A specified value or range of values for a technical characteristic that are guaranteed during
operation if you meet the operating requirements and any other specified conditions
Typical value
A specified value for a technical characteristic that:
• Lies within the range of values specified by the operating behavior
• Is representative of that characteristic during operation when you meet the typical-value
conditions or other specified conditions
NOTE: Typical values are provided as design guidelines and are neither tested nor
guaranteed.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
73
Freescale Semiconductor, Inc.
Terminology and guidelines
8.2 Examples
EX
AM
PL
E
Operating rating:
EX
AM
PL
E
Operating requirement:
EX
AM
PL
E
Operating behavior that includes a typical value:
8.3 Typical-value conditions
Typical values assume you meet the following conditions (or other conditions as
specified):
Symbol
Description
Value
Unit
TA
Ambient temperature
25
°C
VDD
3.3 V supply voltage
3.3
V
74
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
Revision History
8.4 Relationship between ratings and operating requirements
.)
)
)
ing
rat
e
Op
g
tin
in.
(m
ra
in.
t (m
ax
t (m
n
me
rat
e
Op
ing
ire
qu
re
ing
rat
e
Op
.)
en
rem
i
qu
re
rat
e
Op
ing
g
tin
ra
ax
(m
Fatal range
Degraded operating range
Normal operating range
Degraded operating range
Fatal range
Expected permanent failure
- No permanent failure
- Possible decreased life
- Possible incorrect operation
- No permanent failure
- Correct operation
- No permanent failure
- Possible decreased life
- Possible incorrect operation
Expected permanent failure
–∞
∞
Operating (power on)
g
lin
nd
Ha
n.)
mi
g(
in
rat
g(
ng
li
nd
Ha
in
rat
.)
x
ma
Fatal range
Handling range
Fatal range
Expected permanent failure
No permanent failure
Expected permanent failure
–∞
∞
Handling (power off)
8.5 Guidelines for ratings and operating requirements
Follow these guidelines for ratings and operating requirements:
• Never exceed any of the chip’s ratings.
• During normal operation, don’t exceed any of the chip’s operating requirements.
• If you must exceed an operating requirement at times other than during normal
operation (for example, during power sequencing), limit the duration as much as
possible.
9 Revision History
The following table provides a revision history for this document.
Table 57. Revision History
Rev. No.
Date
Substantial Changes
2
01/2014
3
04/2014
• Format changes
• Updated Table 23 "Flash command timing specifications."
4
09/2014
• Updated Table 6 "Power consumption operating behavior."
Initial public release.
Table continues on the next page...
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
75
Freescale Semiconductor, Inc.
Revision History
Table 57. Revision History (continued)
Rev. No.
Date
Substantial Changes
• Updated Table 17 "IRC48M specifications
• Updated Table 35 "VREF full-range operating behavior"
5
12/2014
• Updated Table 6 "Power consumption operating behavior."
• Added a note to the section "Power consumption operating behaviors."
6
08/2015
• Added a footnote to the maximum SCL clock frequency value in the table "I2C
timing"
• Changed the title of the table "I2C 1 MHZ timing" to "I2C 1 Mbps timing"
• Added a footnote and updated the table "IRC48M specifications" for open loop total
deviation of IRC48M frequency at high voltage and low voltage.
• Added a footnote on the ambient temperature entry to the section "Thermal
operating requirements."
• Added a note to the section "Power consumption operating behaviors" and updated
values in the table "Power consumption operating behaviors."
• Added a note to the maximum frequency value in the table "Slave mode DSPI timing
(limited voltage range)."
• Redeveloped the section "Terminology and guidelines."
76
Freescale Semiconductor, Inc.
Kinetis K64 Sub-Family Data Sheet With 1 MB Flash, Rev.6, 08/2015.
How to Reach Us:
Home Page:
freescale.com
Web Support:
freescale.com/support
Information in this document is provided solely to enable system and
software implementers to use Freescale products. There are no express
or implied copyright licenses granted hereunder to design or fabricate
any integrated circuits based on the information in this document.
Freescale reserves the right to make changes without further notice to
any products herein.
Freescale makes no warranty, representation, or guarantee regarding
the suitability of its products for any particular purpose, nor does
Freescale assume any liability arising out of the application or use of
any product or circuit, and specifically disclaims any and all liability,
including without limitation consequential or incidental damages.
“Typical” parameters that may be provided in Freescale data sheets
and/or specifications can and do vary in different applications, and
actual performance may vary over time. All operating parameters,
including “typicals,” must be validated for each customer application by
customer's technical experts. Freescale does not convey any license
under its patent rights nor the rights of others. Freescale sells products
pursuant to standard terms and conditions of sale, which can be found
at the following address: freescale.com/SalesTermsandConditions.
Freescale, Freescale logo, and Kinetis are trademarks of Freescale
Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or
service names are the property of their respective owners. ARM and
Cortex are registered trademarks of ARM Limited (or its subsidiaries) in
the EU and/or elsewhere. The USB-IF Logo is a registered trademark of
USB Implementers Forum, Inc. All rights reserved.
©2014-2015 Freescale Semiconductor, Inc.
Document number:
K64P142M120SF5
Revision 6, 08/2015