NBSG14 D

NBSG14
2.5V/3.3V SiGe Differential
1:4 Clock/Data Driver with
RSECL* Outputs
*Reduced Swing ECL
http://onsemi.com
Description
The NBSG14 is a 1-to-4 clock/data distribution chip, optimized for
ultra-low skew and jitter.
Inputs incorporate internal 50 termination resistors and accept
NECL (Negative ECL), PECL (Positive ECL), LVTTL, LVCMOS,
CML, or LVDS. Outputs are RSECL (Reduced Swing ECL), 400 mV.
All outputs loaded with 50 to VCC − 2 V.
1
QFN−16
MN SUFFIX
CASE 485G
ÇÇÇ
ÇÇÇ
ÇÇÇ
MARKING DIAGRAMS*
Features
•
•
•
•
•
•
•
•
•
•
Maximum Input Clock Frequency up to 12 GHz Typical
Maximum Input Data Rate up to 12 Gb/s Typical
30 ps Typical Rise and Fall Times
125 ps Typical Propagation Delay
RSPECL Output with Operating Range: VCC = 2.375 V to 3.465 V
with VEE = 0 V
RSNECL Output with RSNECL or NECL Inputs with
Operating Range: VCC = 0 V with VEE = −2.375 V to −3.465 V
RSECL Output Level (400 mV Peak-to-Peak Output),
Differential Output
50 Internal Input Termination Resistors
Compatible with Existing 2.5 V/3.3 V LVEP, EP, and LVEL Devices
These are Pb-Free Devices
16
1
SG
14
ALYWG
G
A
L
Y
W
G
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
(Note: Microdot may be in either location)
*For additional marking information, refer to
Application Note AND8002/D.
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 11 of this data sheet.
© Semiconductor Components Industries, LLC, 2014
June, 2014 − Rev. 17
1
Publication Order Number:
NBSG14/D
NBSG14
VTCLK
1
CLK
2
VEE
Q0
Q0
VCC
16
15
14
13
Exposed Pad (EP)
12 Q1
11 Q1
NBSG14
CLK
3
10 Q2
VTCLK
4
9
5
6
7
8
VEE
Q3
Q3
VCC
Q2
Figure 1. QFN−16 Pinout (Top View)
Table 1. PIN DESCRIPTION
Pin
Name
I/O
Description
1
VTCLK
−
2
CLK
ECL, CML,
LVCMOS, LVDS,
LVTTL Input
Inverted Differential Input. Internal 75k to VEE and 36.5k to VCC.
3
CLK
ECL, CML,
LVCMOS, LVDS,
LVTTL Input
Noninverted Differential Input. Internal 75k to VEE.
Internal 50 Termination pin. See Table 2.
4
VTCLK
−
Internal 50 Termination Pin. See Table 2.
5, 16
VEE
−
Negative Supply Voltage. All VEE Pins must be Externally Connected to Power Supply to
Guarantee Proper Operation.
6
Q3
RSECL Output
Inverted Differential Output 3. Typically Terminated with 50 to VTT = VCC − 2 V
Noninverted Differential Output 3. Typically Terminated with 50 to VTT = VCC − 2 V
7
Q3
RSECL Output
8, 13
VCC
−
Positive Supply Voltage. All VCC Pins must be Externally Connected to Power Supply to
Guarantee Proper Operation.
9
Q2
RSECL Output
Inverted Differential Output 2. Typically Terminated with 50 to VTT = VCC − 2 V
10
Q2
RSECL Output
Noninverted Differential Output 2. Typically Terminated with 50 to VTT = VCC − 2 V
11
Q1
RSECL Output
Inverted Differential Output 1. Typically Terminated with 50 to VTT = VCC − 2 V
12
Q1
RSECL Output
Noninverted Differential Output 1. Typically Terminated with 50 to VTT = VCC − 2 V
14
Q0
RSECL Output
Inverted Differential Output 0. Typically Terminated with 50 to VTT = VCC − 2 V
15
Q0
RSECL Output
Noninverted Differential Output 0. Typically Terminated with 50 to VTT = VCC − 2 V
−
EP
−
The Exposed Pad (EP) on the QFN−16 package bottom is thermally connected to the die for
improved heat transfer out of package. The exposed pad must be attached to a heat-sinking
conduit. The pad is not electrically connected to the die but may be electrically and thermally
connected to VEE on the PC board.
1. In the differential configuration when the input termination pins (VTCLK, VTCLK) are connected to a common termination voltage, if no signal
is applied then the device will be susceptible to self-oscillation.
http://onsemi.com
2
NBSG14
VCC
Q3
Q3
VTCLK
36.5 K
Q2
50 Q2
CLK
CLK
50 75 K
75 K
Q1
VTCLK
Q1
Q0
VEE
Q0
Figure 2. Logic Diagram
Table 2. INTERFACING OPTIONS
INTERFACING OPTIONS
CONNECTIONS
CML
Connect VTCLK and VTCLK to VCC
LVDS
Connect VTCLK and VTCLK Together
AC−COUPLED
Bias VTCLK and VTCLK Inputs within
Common Mode Range (VIHCMR)
RSECL, PECL, NECL
Standard ECL Termination Techniques
LVTTL, LVCMOS
An External Voltage (Vth) should be Applied to
the Unused Differential Input. Nominal Vth is
1.5 V for LVTTL and VCC/2 for LVCMOS Inputs.
This Voltage must be within the Vth Specification.
Table 3. ATTRIBUTES
Characteristics
Value
Internal Input Pulldown Resistor (CLK, CLK)
75 k
Internal Input Pullup Resistor (CLK)
ESD Protection
36.5 k
Human Body Model
Machine Model
Moisture Sensitivity (Note 1)
Flammability Rating
Pb-Free
Oxygen Index: 28 to 34
Transistor Count
> 2 kV
> 100 V
Level 1
UL 94 V−0 @ 0.125 in
158
Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
1. For additional information, see Application Note AND8003/D.
http://onsemi.com
3
NBSG14
Table 4. MAXIMUM RATINGS
Symbol
Rating
Unit
VCC
Positive Power Supply
VEE = 0 V
3.6
V
VEE
Negative Power Supply
VCC = 0 V
−3.6
V
Positive Input
Negative Input
VEE = 0 V
VCC = 0 V
3.6
−3.6
V
VCC − VEE ≥ 2.8 V
VCC − VEE < 2.8 V
2.8
|VCC−VEE|
V
Static
Surge
45
80
mA
Continuous
Surge
25
50
mA
VI
VINPP
IIN
IOUT
Parameter
Differential Input Voltage |CLK−CLK|
Input Current Through RT (50 Resistor)
Output Current
Condition 1
Condition 2
VI v VCC
VI w VEE
TA
Operating Temperature Range
−40 to +70
−40 to +85
°C
Tstg
Storage Temperature Range
−65 to +150
°C
JA
Thermal Resistance (Junction-to-Ambient)
(Note 2)
0 lfpm
500 lfpm
41.6
35.2
°C/W
JC
Thermal Resistance (Junction-to-Case)
2S2P (Note 2)
4.0
°C/W
Tsol
Wave Solder (Pb-Free)
265
°C
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality
should not be assumed, damage may occur and reliability may be affected.
2. JEDEC standard multilayer board − 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.
http://onsemi.com
4
NBSG14
Table 5. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT
(VCC = 2.5 V; VEE = 0 V) (Note 3)
−40°C
Symbol
25°C
85°C
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
Unit
45
60
75
45
60
75
45
60
75
mA
Output HIGH Voltage
1525
1575
1625
1550
1610
1650
1575
1635
1675
mV
Output Voltage Amplitude
315
405
495
315
405
495
315
405
495
mV
Characteristic
POWER SUPPLY CURRENT
IEE
Negative Power Supply Current
RSPECL OUTPUTS (Note 4)
VOH
VOUTPP
DIFFERENTIAL CLOCK INPUTS DRIVEN SINGLE-ENDED (Figures 5 & 7) (Note 5)
VIH
Input HIGH Voltage
1200
VCC
1200
VCC
1200
VCC
mV
VIL
Input LOW Voltage
0
VIH −
150
0
VIH −
150
0
VIH −
150
mV
Vth
Input Threshold Voltage Range
(Note 6)
950
VCC –
75
950
VCC –
75
950
VCC –
75
mV
Single-Ended Input Voltage
(VIH – VIL)
150
2600
150
2600
150
260
mV
VISE
DIFFERENTIAL INPUTS DRIVEN DIFFERENTIALLY (Figures 6 & 8) (Note 7)
VIHD
Differential Input HIGH Voltage
1200
VCC
1200
VCC
1200
VCC
mV
VILD
Differential Input LOW Voltage
0
VIHD −
75
0
VIHD −
75
0
VIHD −
75
mV
VID
Differential Input Voltage
(VIHD – VILD)
75
2600
75
2600
75
2600
mV
1200
2500
1200
2500
1200
2500
mV
VIHCMR
Input HIGH Voltage Common Mode
Range (Note 8) (Figure 9)
IIH
Input HIGH Current (@VIH)
80
150
80
150
80
150
A
IIL
Input LOW Current (@VIL)
25
100
25
100
25
100
A
50
55
50
55
50
55
TERMINATION RESISTORS
RTIN
Internal Input Termination Resistor
45
45
45
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
3. Input and output parameters vary 1:1 with VCC.
4. All outputs loaded with 50 to VCC − 2.0 V.
5. Vth, VIH, VIL, and VISE parameters must be complied with simultaneously.
6. Vth is applied to the complementary input when operating in single-ended mode. Vth = (VIH − VIL) / 2.
7. VIHD, VILD, VID and VIHCMR parameters must be complied with simultaneously.
8. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential
input signal.
http://onsemi.com
5
NBSG14
Table 6. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT
(VCC = 3.3 V; VEE = 0 V) (Note 9)
−40°C
Symbol
25°C
85°C
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
Unit
45
60
75
45
60
75
45
60
75
mA
Output HIGH Voltage
2325
2375
2425
2350
2410
2450
2375
2435
2475
mV
Output Voltage Amplitude
350
440
530
350
440
530
350
440
530
mV
Characteristic
POWER SUPPLY CURRENT
IEE
Negative Power Supply Current
RSPECL OUTPUTS (Note 10)
VOH
VOUTPP
DIFFERENTIAL CLOCK INPUTS DRIVEN SINGLE-ENDED (Figures 5 & 7) (Note 11)
VIH
Input HIGH Voltage
1200
VCC
1200
VCC
1200
VCC
mV
VIL
Input LOW Voltage
0
VIH −
150
0
VIH −
150
0
VIH −
150
mV
Vth
Input Threshold Voltage Range
(Note 12)
950
VCC –
75
950
VCC –
75
950
VCC –
75
mV
Single-Ended Input Voltage
(VIH – VIL)
150
2600
150
2600
150
260
mV
VISE
DIFFERENTIAL INPUTS DRIVEN DIFFERENTIALLY (Figures 6 & 8) (Note 13)
VIHD
Differential Input HIGH Voltage
1200
VCC
1200
VCC
1200
VCC
mV
VILD
Differential Input LOW Voltage
0
VIHD −
75
0
VIHD −
75
0
VIHD −
75
mV
VID
Differential Input Voltage
(VIHD – VILD)
75
2600
75
2600
75
2600
mV
1200
3300
1200
3300
1200
3300
mV
VIHCMR
Input HIGH Voltage Common Mode
Range (Note 14) (Figure 9)
IIH
Input HIGH Current (@VIH)
80
150
80
150
80
150
A
IIL
Input LOW Current (@VIL)
25
100
25
100
25
100
A
50
55
50
55
50
55
TERMINATION RESISTORS
RTIN
Internal Input Termination Resistor
45
45
45
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
9. Input and output parameters vary 1:1 with VCC.
10. All outputs loaded with 50 to VCC − 2.0 V.
11. Vth, VIH, VIL, and VISE parameters must be complied with simultaneously.
12. Vth is applied to the complementary input when operating in single-ended mode. Vth = (VIH − VIL) / 2.
13. VIHD, VILD, VID and VIHCMR parameters must be complied with simultaneously.
14. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential
input signal.
http://onsemi.com
6
NBSG14
Table 7. DC CHARACTERISTICS, NECL or RSNECL INPUT WITH NECL OUTPUT
(VCC = 0 V; VEE = −3.465 V to −2.375 V) (Note 15)
−40°C
Symbol
25°C
85°C
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
Unit
45
60
75
45
60
75
45
60
75
mA
Output HIGH Voltage
−975
−925
−875
−950
−890
−850
−925
−865
−825
mV
Output Voltage Amplitude
−3.465 V ≤ VEE ≤ −3.0 V
−3.0 V < VEE ≤ −2.375 V
350
315
440
405
530
495
350
315
440
405
530
495
350
315
440
405
530
495
Characteristic
POWER SUPPLY CURRENT
IEE
Negative Power Supply Current
RSPECL OUTPUTS (Note 16)
VOH
VOUTPP
mV
DIFFERENTIAL CLOCK INPUTS DRIVEN SINGLE-ENDED (Figures 5 & 7) (Note 17)
VIH
Input HIGH Voltage
VEE +
1200
VCC
VEE +
1200
VCC
VEE +
1200
VCC
mV
VIL
Input LOW Voltage
VEE
VIH −
150
VEE
VIH −
150
VEE
VIH −
150
mV
Vth
Input Threshold Voltage Range
(Note 18)
VEE +
950
VCC –
75
VEE +
950
VCC –
75
VEE +
950
VCC –
75
mV
150
2600
150
2600
150
260
mV
VISE
Single-Ended Input Voltage
(VIH – VIL)
DIFFERENTIAL INPUTS DRIVEN DIFFERENTIALLY (Figures 6 & 8) (Note 19)
VIHD
Differential Input HIGH Voltage
VEE +
1200
VCC
VEE +
1200
VCC
VEE +
1200
VCC
mV
VILD
Differential Input LOW Voltage
VEE
VIHD −
75
VEE
VIHD −
75
VEE
VIHD −
75
mV
VID
Differential Input Voltage
(VIHD – VILD)
75
2600
75
2600
75
2600
mV
VEE +
1200
0
VEE +
1200
0
VEE +
1200
0
mV
VIHCMR
Input HIGH Voltage Common Mode
Range (Note 20) (Figure 9)
IIH
Input HIGH Current (@VIH)
80
150
80
150
80
150
A
IIL
Input LOW Current (@VIL)
25
100
25
100
25
100
A
50
55
50
55
50
55
TERMINATION RESISTORS
RTIN
Internal Input Termination Resistor
45
45
45
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
15. Input and output parameters vary 1:1 with VCC.
16. All outputs loaded with 50 to VCC − 2.0 V.
17. Vth, VIH, VIL, and VISE parameters must be complied with simultaneously.
18. Vth is applied to the complementary input when operating in single-ended mode. Vth = (VIH − VIL) / 2.
19. VIHD, VILD, VID and VIHCMR parameters must be complied with simultaneously.
20. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential
input signal.
http://onsemi.com
7
NBSG14
Table 8. AC CHARACTERISTICS
(VCC = 0 V; VEE = −3.465 V to −2.375 V or VCC = 2.375 V to 3.465 V; VEE = 0 V)
−40°C
Symbol
Characteristic
fmax
Maximum Input Clock Frequency
(See Figure 3) (Note 21)
tPLH,
tPHL
Propagation Delay to
Output Differential
tSKEW
Duty Cycle Skew (Note 22)
Within-Device Skew (Note 23)
Device-to-Device Skew (Note 24)
tJITTER
RMS Random Clock Jitter
(Figure 3) (Note 26)
fin < 10 GHz
Peak-to-Peak Data Dependent Jitter
(Note 27)
fin < 10 Gb/s
VINPP
tr
tf
Min
Typ
10.5
12
90
125
160
3
6
25
0.2
Max
85°C
Min
Typ
Max
Min
Typ
10.5
12
90
125
160
15
15
50
3
6
25
1
0.2
Max
10.5
12
90
125
160
ps
15
15
50
3
6
25
15
15
50
ps
1
0.2
1
Unit
GHz
ps
10
Input Voltage Swing/Sensitivity
(Differential Configuration) (Note 25)
75
Output Rise/Fall Times
(20% − 80%) @ 1 GHz
15
Q, Q
25°C
30
2600
75
55
20
30
2600
75
55
20
30
2600
mV
55
ps
NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit
board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared
operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit
values are applied individually under normal operating conditions and not valid simultaneously.
21. Measured using a 500 mV source, 50% duty cycle clock source. All outputs loaded with 50 to VCC − 2.0 V. Input edge rates 40 ps
(20% − 80%)
22. See Figure 10. tSKEW = |tPLH − tPHL| for a nominal 50% Differential Clock Input Waveform.
23. Within-Device skew is measured between outputs under identical transitions and conditions on any one device.
24. Device-to-Device skew for identical transitions at identical VCC levels.
25. VINPP (MAX) cannot exceed VCC − VEE (applicable only when VCC−VEE < 2600 mV).
26. Additive RMS Jitter with 50% duty cycle clock signal at 10 GHz.
27. Additive Peak-to-Peak data dependent jitter with NRZ PRBS 231−1 data at 10 Gb/s.
http://onsemi.com
8
NBSG14
10
500
8
400
7
ÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇ
ÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇ
ÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇ
ÑÑÑÑÑÑÑ
ÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇ
ÑÑÑÑÑÑÑ
ÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇ
ÑÑÑÑÑÑÑ
ÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇ
ÑÑÑÑ
ÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇ
ÑÑÑÑ
ÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇÇ
OUTPUT AMPLITUDE
6
300
5
4
200
OUTPUT P−P SPEC
(AMPLITUDE GUARANTEE)
3
2
100
RMS JITTER
0
1
2
3
4
5
6
7
1
8
9
10
11
12
0
INPUT FREQUENCY (GHz)
Figure 3. Output Voltage Amplitude (VOUTPP) / RMS Jitter vs.
Input Frequency (fin) at Ambient Temperature (Typical)
X = 17 ps/DIV, Y = 53 mV/DIV
Figure 4. Eye Diagram at 10.8 Gbps
(VCC − VEE = 3.3 V @ 255C with Input Data Pattern of 2^31−1 PRBS.
Total Pk−Pk System Jitter Including Signal Generator is 18 ps.
This Data was taken by Acquiring 7000 Waveforms.)
http://onsemi.com
9
JITTERout ps (RMS)
OUTPUT VOLTAGE AMPLITUDE (mV)
9
NBSG14
IN
VIH
Vth
IN
VIL
IN
IN
Vth
Figure 5. Differential Input Driven
Single-Ended
VCC
Vthmax
Figure 6. Differential Inputs
Driven Differentially
VIHmax
VILmax
Vth
IN
Vthmin
VEE
VIH
Vth
VIL
IN
IN
VID = |VIHD(IN) − VILD(IN)|
VIHD
VILD
VIHmin
VILmin
Figure 7. Vth Diagram
Figure 8. Differential Inputs Driven Differentially
VCC
VIHDmax
VIHCMRmax
VILDmax
VIHCMR
VIHDtyp
VID = VIHD − VILD
IN
IN
VILDtyp
VIHDmin
VIHCMRmin
VILDmin
VEE
Figure 9. VIHCMR Diagram
http://onsemi.com
10
NBSG14
D/CLK
VINPP = VIH(CLK) − VIL(CLK)
D/CLK
Q
VOUTPP = VOH(Q) − VOL(Q)
Q
tPHL
tPLH
Figure 10. AC Reference Measurement
Q
Zo = 50 D
Receiver
Device
Driver
Device
Q
Zo = 50 D
50 50 VTT
VTT = VCC − 2.0 V
Figure 11. Typical Termination for Output Driver and Device Evaluation
(See Application Note AND8020/D − Termination of ECL Logic Devices.)
ORDERING INFORMATION
Package
Shipping†
NBSG14MNG
QFN-16
(Pb-Free / Halide-Free)
123 Units / Tube
NBSG14MNR2G
QFN-16
(Pb-Free / Halide-Free)
3000 / Tape & Reel
NBSG14MNHTBG
QFN-16
(Pb-Free / Halide-Free)
100 / Tape & Reel
Device
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.
http://onsemi.com
11
NBSG14
PACKAGE DIMENSIONS
QFN16 3x3, 0.5P
CASE 485G
ISSUE F
D
ÇÇÇ
ÇÇÇ
ÇÇÇ
ÇÇÇ
PIN 1
LOCATION
0.10 C
2X
L1
DETAIL A
ALTERNATE TERMINAL
CONSTRUCTIONS
E
ÉÉÉ
ÉÉÉ
TOP VIEW
DETAIL B
0.05 C
NOTES:
1. DIMENSIONING AND TOLERANCING PER
ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED
TERMINAL AND IS MEASURED BETWEEN
0.25 AND 0.30 MM FROM TERMINAL.
4. COPLANARITY APPLIES TO THE EXPOSED
PAD AS WELL AS THE TERMINALS.
L
L
EXPOSED Cu
0.10 C
2X
A
B
(A3)
ÉÉ
ÉÉ
ÇÇ
MOLD CMPD
A3
A1
DETAIL B
A
0.05 C
ALTERNATE
CONSTRUCTIONS
NOTE 4
A1
SIDE VIEW
C
SEATING
PLANE
DIM
A
A1
A3
b
D
D2
E
E2
e
K
L
L1
MILLIMETERS
MIN
NOM MAX
0.80
0.90
1.00
0.00
0.03
0.05
0.20 REF
0.18
0.24
0.30
3.00 BSC
1.65
1.75
1.85
3.00 BSC
1.65
1.75
1.85
0.50 BSC
0.18 TYP
0.30
0.40
0.50
0.00
0.08
0.15
RECOMMENDED
SOLDERING FOOTPRINT*
16X
0.10 C A B
16X
L
DETAIL A
0.58
PACKAGE
OUTLINE
D2
8
4
1
9
2X
E2
16X
2X
1.84 3.30
K
1
16X
16
e
e/2
BOTTOM VIEW
0.30
16X
b
0.50
PITCH
0.10 C A B
0.05 C
NOTE 3
DIMENSIONS: MILLIMETERS
*For additional information on our Pb−Free strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks,
copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC
reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any
particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without
limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications
and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC
does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for
surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where
personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and
its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly,
any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture
of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: [email protected]
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81−3−5817−1050
http://onsemi.com
12
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local
Sales Representative
NBSG14/D