PHILIPS 74LVC823AD

INTEGRATED CIRCUITS
74LVC823A
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger
(3-State)
Product specification
1998 Sep 24
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
74LVC823A
DESCRIPTION
The 74LVC823A is a high performance, low-power, low-voltage
Si-gate CMOS device and superior to most advanced CMOS
compatible TTL families.
FEATURES
• 5-volt tolerant inputs/outputs, for interfacing with 5-volt logic
• Supply voltage range of 2.7V to 3.6V
• Complies with JEDEC standard no. 8-1A
• Inputs accept voltages up to 5.5V
• CMOS low power consumption
• Direct interface with TTL levels
• 9-bit positive edge-triggered register
• Independent register and 3-State buffer operation
• Flow-through pin-out architecture
Inputs can be driven from either 3.3V or 5.0V devices. In 3-state
operation, outputs can handle 5V. This feature allows the use of
these devices as translators in a mixed 3.3V/5V environment.
The 74LVC823A is a 9-bit D-type flip-flop with common clock (CP),
Clock Enable (CE), Master Reset (MR) and 3-State outputs for
bus-oriented applications.
The nine flip-flops will store the state of their individual D-inputs that
meet the set-up and hold times requirements on the LOW-to-HIGH
CP transition provided CE is LOW. When CE is HIGH the flip-flops
hold their data.
A LOW on MR resets all flip-flops.
When OE is LOW, the contents of the nine flip-flops is available at
the outputs. When OE is HIGH, the outputs go to the high
impedance OFF-state. Operation of the OE input does not affect the
state of the flip-flops.
QUICK REFERENCE DATA
GND = 0 V; Tamb = 25°C; tr = tf ≤ 2.5 ns
PARAMETER
SYMBOL
tPHL/tPLH
fmax
CONDITIONS
Propagation delay
CP to Qn
CL = 50 pF;
VCC = 3.3 V
Propagation delay
MR to Qn
CL = 50 pF;
VCC = 3.3 V
Maximum clock frequency
CI
Input capacitance
Power dissipation capacitance per
flip-flop
CPD
Notes 1 and 2
TYPICAL
UNIT
5.1
ns
5.2
ns
150
MHz
5.0
pF
27
pF
NOTES:
1. CPD is used to determine the dynamic power dissipation (PD in µW)
PD = CPD × VCC2 × fi (CL × VCC2 × fo) where:
fi = input frequency in MHz; CL = output load capacity in pF;
fo = output frequency in MHz; VCC = supply voltage in V;
(CL × VCC2 × fo) = sum of the outputs.
2. The condition is VI = GND to VCC
ORDERING INFORMATION
TEMPERATURE RANGE
ORDERING CODE
PKG. DWG. #
24-Pin Plastic SO
PACKAGES
–40°C to +85°C
74LVC823A D
SOT137-1
24-Pin Plastic SSOP Type II
–40°C to +85°C
74LVC823A DB
SOT340-1
24-Pin Plastic TSSOP Type I
–40°C to +85°C
74LVC823A PW
SOT355-1
1998 Sep 24
2
853-2124 20078
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
74LVC823A
PIN DESCRIPTION
PIN NUMBER
SYMBOL
1
OE
2, 3, 4, 5, 6,
7, 8, 9, 10
D0 to D8
NAME AND FUNCTION
Output enable input
(active LOW)
Data inputs
11
MR
12
GND
13
CP
Clock pulse (active rising)
14
CE
Clock enable (active LOW)
23, 22, 21, 20,
19, 18, 17, 16,
15
Master reset (active LOW)
Ground (0 V)
Q0 to Q8
3-State flip-flop outputs
VCC
Positive supply voltage
24
FUNCTION TABLE
INPUTS
OPERATING MODES
OUTPUTS
FLOPS
INTERNAL FLIP
FLIP-FLOPS
OE
MR
CE
CP
Dn
Clear
L
L
X
X
X
L
L
Load and read register
L
L
H
H
L
L
↑
↑
l
h
L
H
L
H
Load register and disable outputs
H
H
H
H
L
L
X
X
l
h
L
H
Z
Z
Hold
L
H
H
NC
X
NC
NC
H = HIGH voltage level
h = HIGH voltage level one set-up time prior to the LOW-to-HIGH
CP transition
L = LOW voltage level
l = LOW voltage level one set-up time prior to the LOW-to-HIGH
CP transition
Z = high impedance OFF-state
↑ = LOW–to–HIGH clock transition
NC= no change
PIN CONFIGURATION
LOGIC SYMBOL
OE
1
24
V CC
D0
2
23
Q0
D1
3
22
Q1
D2
4
21
Q2
D3
5
20
Q3
D4
6
19
Q4
D5
7
18
Q5
D6
8
17
Q6
D7
9
16
Q7
D8
10
15
Q8
MR
11
14
CE
GND
12
13
CP
SA00418
1998 Sep 24
2
D0
3
11
1
MR
OE
Q0
23
D1
Q1
22
4
D2
Q2
21
5
D3
Q3
20
6
D4
Q4
19
7
D5
Q5
18
8
D6
Q6
17
9
D7
Q7
16
10
D8
Q8
15
CP
CE
13
14
SA00419
3
Q0 to Q8
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
LOGIC SYMBOL (IEEE/IEC)
1
11
14
13
2
74LVC823A
FUNCTIONAL DIAGRAM
2
D0
Q0
23
R
3
D1
Q1
22
G1
4
D2
Q2
21
5
D3
Q3
20
6
D4
Q4
19
EN
1C2
23
2D
3–STATE
OUTPUTS
FF0 to FF8
7
D5
Q5
18
3
22
8
D6
Q6
17
4
21
9
D7
Q7
16
5
20
10
D8
Q8
15
6
19
13
CP
7
18
17
14
CE
8
11
MR
9
16
1
OE
15
10
SA00421
SA00420
LOGIC DIAGRAM
D1
D0
D2
D3
D4
D5
D6
D7
D8
MR
D
R
Q
D
CP
CE
R
Q
D
CP
FF0
R
Q
D
CP
Q
D
CP
FF2
FF1
R
R
Q
D
CP
FF3
R
Q
D
CP
FF4
R
Q
D
CP
FF5
R
Q
D
CP
FF6
R
Q
CP
FF7
FF8
CP
OE
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
Q8
SA00422
1998 Sep 24
4
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
74LVC823A
RECOMMENDED OPERATING CONDITIONS
LIMITS
SYMBOL
VCC
VI
VO
PARAMETER
CONDITIONS
UNIT
MIN
MAX
DC supply voltage (for max. speed performance)
2.7
3.6
DC supply voltage (for low-voltage applications)
1.2
3.6
DC Input voltage range
0
5.5
DC output voltage range; output HIGH or LOW
state
0
VCC
DC output voltage range; output 3-State
0
5.5
–40
+85
°C
0
0
20
10
ns/V
V
Tamb
Operating ambient temperature range in free-air
tr, tf
Input rise and fall times
VCC = 1.2 to 2.7V
VCC = 2.7 to 3.6V
V
V
ABSOLUTE MAXIMUM RATINGS1
In accordance with the Absolute Maximum Rating System (IEC 134)
Voltages are referenced to GND (ground = 0V)
PARAMETER
SYMBOL
VCC
CONDITIONS
UNIT
–0.5 to +6.5
V
IIK
DC input diode current
VI t0
–50
mA
VI
DC input voltage
Note 2
–0.5 to +6.5
V
IOK
DC output diode current
VO uVCC or VO t 0
"50
mA
DC output voltage; output HIGH or LOW state
Note 2
–0.5 to VCC +0.5
DC output voltage; output 3-State
Note 2
–0.5 to 6.5
DC output source or sink current
VO = 0 to VCC
VO
IO
IGND, ICC
Tstg
PTOT
DC supply voltage
RATING
DC VCC or GND current
Storage temperature range
Power dissipation per package
– plastic mini-pack (SO)
– plastic shrink mini-pack (SSOP and TSSOP)
above +70°C derate linearly with 8 mW/K
above +60°C derate linearly with 5.5 mW/K
V
"50
mA
"100
mA
–65 to +150
°C
500
500
mW
NOTES:
1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability.
2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
1998 Sep 24
5
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
74LVC823A
DC ELECTRICAL CHARACTERISTICS
Over recommended operating conditions voltages are referenced to GND (ground = 0V)
LIMITS
SYMBOL
PARAMETER
TEST CONDITIONS
Temp = -40°C to +85°C
MIN
VIH
HIGH level Input voltage
VIL
LOW level Input voltage
VOH
O
VOL
II
VCC = 1.2V
VCC
VCC = 2.7 to 3.6V
2.0
GND
V
VCC = 2.7 to 3.6V
HIGH level output voltage
LOW level output voltage
0.8
VCC = 2.7V; VI = VIH or VIL; IO = –12mA
VCC*0.5
VCC = 3.0V; VI = VIH or VIL; IO = –100µA
VCC*0.2
VCC = 3.0V; VI = VIH or VIL; IO = –18mA
VCC*0.6
VCC = 3.0V; VI = VIH or VIL; IO = –24mA
VCC*0.8
VCC
V
VCC = 2.7V; VI = VIH or VIL; IO = 12mA
0.40
VCC = 3.0V; VI = VIH or VIL; IO = 100µA
0.20
VCC = 3.0V; VI = VIH or VIL; IO = 24mA
0.55
V
"0 1
"0.1
"5
µA
VCC = 3.6V; VI = VIH or VIL; VO = 5.5V or GND
0.1
"5
µA
Power off leakage supply
VCC = 0.0V; VI or VO = 5.5V
0.1
"10
µA
Quiescent supply current
VCC = 3.6V; VI = VCC or GND; IO = 0
0.1
10
µA
Additional quiescent supply current
per input pin
VCC = 2.7V to 3.6V; VI = VCC –0.6V; IO = 0
5
500
µA
VCC = 3
3.6V;
6V; VI = 5
5.5V
5V or GND
IOZ
3-State output OFF-state current
Ioff
ICC
NOTES:
1. All typical values are at VCC = 3.3V and Tamb = 25°C.
2. The specified overdrive current at the data input forces the data input to the opposite logic input state.
1998 Sep 24
UNIT
MAX
V
VCC = 1.2V
Input leakage current
∆ICC
TYP1
6
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
74LVC823A
AC CHARACTERISTICS
GND = 0V; tr = tf 2.5ns; CL = 50pF; RL = 500Ω; Tamb = –40°C to +85°C.
LIMITS
SYMBOL
tPHL
tPLH
tPHL
tPZH
tPZL
tPHZ
tPLZ
tW
tW
tSU
tSU
trem
th
th
fmax
PARAMETER
Propagation delay
CP to Qn
Propagation delay
MR to Qn
3-State output enable time
OE to Qn
3-State output disable time
OE to Qn
Clock pulse width
HIGH or LOW
Master Reset pulse width
HIGH or LOW
Setup time
Dn to CP
Setup time
CE low before CP
Removal time MR
Hold time HIGH or LOW
Dn after CP
Hold time CE LOW before CP
Maximum clock pulse frequency
VCC = 3.3V ±0.3V
WAVEFORM
UNIT
TYP1
MAX
MIN
MAX
Figures 1, 4
1.5
5.1
8.0
1.5
8.9
ns
Figures 1, 4
1.5
5.2
7.9
1.5
8.8
ns
Figures 2, 4
1.5
5.2
7.65
1.5
8.65
ns
Figures 2, 4
1.5
3.8
6.0
1.5
7.1
ns
Figure 1
3.3
3.3
ns
Figure 1
3.3
3.3
ns
Figure 3
1.3
1.8
ns
Figure 3
1.8
1.0
ns
Figure 3
1.0
2.0
ns
Figure 3
2.0
2.0
ns
Figure 3
1.3
Figure 1
150
NOTE:
1. Unless otherwise stated, all typical values are at VCC = 3.3V and Tamb = 25°C.
1998 Sep 24
VCC = 2.7V
MIN
7
200
1.3
ns
150
MHz
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
74LVC823A
AC WAVEFORMS
VM = 1.5V at VCC w 2.7V; VM = 0.5 VCC at VCC t 2.7V.
VOL and VOH are the typical output voltage drop that occur with the
output load.
VX = VOL + 0.3V at VCC w 2.7V; VX = VOL + 0.1 VCC at VCC t 2.7V
VY = VOH –0.3V at VCC w 2.7V; VY = VOH – 0.1 VCC at VCC t 2.7V
VI
VM
CP INPUT
GND
tsu
tsu
ÉÉÉÉÉÉÉÉÉÉÉ
ÉÉÉÉÉÉÉÉÉÉÉ
th
VI
Dn,CE INPUT
1/fmax
GND
VI
CP INPUT
VOH
VM
GND
th
VM
VM
Qn OUTPUT
VOL
tW
tPHL
NOTE: The shaded areas indicate when the input is permitted to change
for predictable output performance.
tPLH
VOH
QnOUTPUT
SA00425
VM
Figure 3. Data setup and hold times for the Dn input and CE
input to the CP input.
VOL
SA00423
Figure 1. Clock (CP) to output (Qn) propagation delays, the
clock pulse width and the maximum clock pulse frequency.
CP INPUT
trem
MR INPUT
tw
VI
OE INPUT
VM
tPHL
GND
tPLZ
tPZL
Qn OUTPUT
V CC
OUTPUT
LOW–to–OFF
OFF–to–LOW
VM
SA00519
VX
VOL
tPZH
t PHZ
VOH
OUTPUT
HIGH–to–OFF
OFF–to–HIGH
Figure 4. Master reset pulse width, master reset to clock
removal time, master reset to output propagation delay.
TEST CIRCUIT
VY
VM
S1
VCC
GND
outputs
enabled
outputs
disabled
outputs
enabled
PULSE
GENERATOR
VI
2 x VCC
Open
GND
500Ω
VO
D.U.T.
SA00424
RT
50pF
CL
500Ω
Figure 2. 3-State enable and disable times.
Test
S1
VCC
VI
tPLH/tPHL
Open
t 2.7V
VCC
tPLZ/tPZL
2 x VCC
2.7V – 3.6V
2.7V
tPHZ/tPZH
GND
SY00003
Figure 5. Load circuitry for switching times.
1998 Sep 24
8
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
SO24: plastic small outline package; 24 leads; body width 7.5 mm
1998 Sep 24
9
74LVC823A
SOT137-1
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm
1998 Sep 24
10
74LVC823A
SOT340-1
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm
1998 Sep 24
11
74LVC823A
SOT355-1
Philips Semiconductors
Product specification
9-bit D-type flip-flop with 5-volt tolerant
inputs/outputs; positive-edge trigger (3-State)
74LVC823A
Data sheet status
Data sheet
status
Product
status
Definition [1]
Objective
specification
Development
This data sheet contains the design target or goal specifications for product development.
Specification may change in any manner without notice.
Preliminary
specification
Qualification
This data sheet contains preliminary data, and supplementary data will be published at a later date.
Philips Semiconductors reserves the right to make chages at any time without notice in order to
improve design and supply the best possible product.
Product
specification
Production
This data sheet contains final specifications. Philips Semiconductors reserves the right to make
changes at any time without notice in order to improve design and supply the best possible product.
[1] Please consult the most recently issued datasheet before initiating or completing a design.
Definitions
Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For
detailed information see the relevant data sheet or data handbook.
Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or
at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended
periods may affect device reliability.
Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips
Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or
modification.
Disclaimers
Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can
reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications
do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.
Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard
cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no
responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these
products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless
otherwise specified.
 Copyright Philips Electronics North America Corporation 1998
All rights reserved. Printed in U.S.A.
Philips Semiconductors
811 East Arques Avenue
P.O. Box 3409
Sunnyvale, California 94088–3409
Telephone 800-234-7381
print code
Document order number:
yyyy mmm dd
12
Date of release: 08-98
9397–750–04583