Philips Semiconductors Product specification TrenchMOS transistor Logic level FET GENERAL DESCRIPTION N-channel enhancement mode logic level field-effect power transistor in a plastic envelope using ’trench’ technology. The device features very low on-state resistance and has integral zener diodes giving ESD protection up to 2kV. It is intended for use in automotive and general purpose switching applications. PINNING - TO220AB PIN BUK9524-55 QUICK REFERENCE DATA SYMBOL PARAMETER VDS ID Ptot Tj RDS(ON) Drain-source voltage Drain current (DC) Total power dissipation Junction temperature Drain-source on-state resistance VGS = 5 V PIN CONFIGURATION MAX. UNIT 55 45 103 175 24 V A W ˚C mΩ SYMBOL DESCRIPTION d tab 1 gate 2 drain 3 source tab g drain s 1 23 LIMITING VALUES Limiting values in accordance with the Absolute Maximum System (IEC 134) SYMBOL PARAMETER CONDITIONS MIN. MAX. UNIT VDS VDGR ±VGS ID ID IDM Ptot Tstg, Tj Drain-source voltage Drain-gate voltage Gate-source voltage Drain current (DC) Drain current (DC) Drain current (pulse peak value) Total power dissipation Storage & operating temperature RGS = 20 kΩ Tmb = 25 ˚C Tmb = 100 ˚C Tmb = 25 ˚C Tmb = 25 ˚C - - 55 55 55 10 45 31 180 103 175 V V V A A A W ˚C MIN. MAX. UNIT - 2 kV TYP. MAX. UNIT - 1.45 K/W 60 - K/W ESD LIMITING VALUE SYMBOL PARAMETER CONDITIONS VC Electrostatic discharge capacitor voltage, all pins Human body model (100 pF, 1.5 kΩ) THERMAL RESISTANCES SYMBOL PARAMETER CONDITIONS Rth j-mb Thermal resistance junction to mounting base Thermal resistance junction to ambient - Rth j-a April 1998 in free air 1 Rev 1.100 Philips Semiconductors Product specification TrenchMOS transistor Logic level FET BUK9524-55 STATIC CHARACTERISTICS Tj= 25˚C unless otherwise specified SYMBOL PARAMETER CONDITIONS V(BR)DSS Drain-source breakdown voltage Gate threshold voltage VGS = 0 V; ID = 0.25 mA; VGS(TO) Tj = -55˚C VDS = VGS; ID = 1 mA Tj = 175˚C Tj = -55˚C IDSS Zero gate voltage drain current VDS = 55 V; VGS = 0 V; IGSS Gate source leakage current VGS = ±5 V; VDS = 0 V ±V(BR)GSS Gate-source breakdown voltage Drain-source on-state resistance IG = ±1 mA; RDS(ON) Tj = 175˚C Tj = 175˚C VGS = 5 V; ID = 25 A Tj = 175˚C MIN. TYP. MAX. UNIT 55 50 1 0.5 10 1.5 0.05 0.02 V V V V - 2 2.3 10 500 1 10 - µA µA µA µA V - 19 - 24 50 mΩ mΩ MIN. TYP. MAX. UNIT 15 40 - S DYNAMIC CHARACTERISTICS Tmb = 25˚C unless otherwise specified SYMBOL PARAMETER CONDITIONS gfs Forward transconductance VDS = 25 V; ID = 25 A Ciss Coss Crss Input capacitance Output capacitance Feedback capacitance VGS = 0 V; VDS = 25 V; f = 1 MHz - 1500 300 150 2000 360 200 pF pF pF td on tr td off tf Turn-on delay time Turn-on rise time Turn-off delay time Turn-off fall time VDD = 30 V; ID = 25 A; VGS = 5 V; RG = 10 Ω Resistive load - 30 80 95 40 45 130 135 55 ns ns ns ns Ld Internal drain inductance - 3.5 - nH Ld Internal drain inductance - 4.5 - nH Ls Internal source inductance Measured from contact screw on tab to centre of die Measured from drain lead 6 mm from package to centre of die Measured from source lead 6 mm from package to source bond pad - 7.5 - nH MIN. TYP. MAX. UNIT - - 45 A IF = 25 A; VGS = 0 V IF = 40 A; VGS = 0 V - 0.95 1.0 160 1.2 - A V IF = 40 A; -dIF/dt = 100 A/µs; VGS = -10 V; VR = 30 V - 40 0.07 - ns µC REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS Tj = 25˚C unless otherwise specified SYMBOL PARAMETER IDR IDRM VSD Continuous reverse drain current Pulsed reverse drain current Diode forward voltage trr Qrr Reverse recovery time Reverse recovery charge April 1998 CONDITIONS 2 Rev 1.100 Philips Semiconductors Product specification TrenchMOS transistor Logic level FET BUK9524-55 AVALANCHE LIMITING VALUE SYMBOL PARAMETER CONDITIONS WDSS Drain-source non-repetitive unclamped inductive turn-off energy ID = 40 A; VDD ≤ 25 V; VGS = 10 V; RGS = 50 Ω; Tmb = 25 ˚C 120 Normalised Power Derating PD% 1000 MIN. TYP. MAX. UNIT - - 80 mJ ID / A 7524-55 110 100 90 RDS(ON) = VDS / ID 100 80 tp = 10 us 70 60 100 us 50 40 10 1 ms DC 30 10 ms 100 ms 20 10 0 0 20 40 60 80 100 Tmb / C 120 140 160 1 180 100 1000 Fig.3. Safe operating area. Tmb = 25 ˚C ID & IDM = f(VDS); IDM single pulse; parameter tp Normalised Current Derating ID% 10 VDS / V Fig.1. Normalised power dissipation. PD% = 100⋅PD/PD 25 ˚C = f(Tmb) 120 1 10 Transient thermal impedance, Zth (K/W) 110 100 1 90 80 0.2 0.1 0.05 70 0.1 60 0.5 50 0.02 PD 40 0.01 30 tp D= tp T 0 20 T t 10 0 0.001 0 20 40 60 80 100 Tmb / C 120 140 160 180 10us Fig.2. Normalised continuous drain current. ID% = 100⋅ID/ID 25 ˚C = f(Tmb); conditions: VGS ≥ 5 V April 1998 1ms pulse width, tp (s) 0.1s 10s Fig.4. Transient thermal impedance. Zth j-mb = f(t); parameter D = tp/T 3 Rev 1.100 Philips Semiconductors Product specification TrenchMOS transistor Logic level FET 100 10 8 ID/A 6 BUK9524-55 40 VGS/V = 5.0 gfs/S 35 4.8 80 4.6 30 4.4 4.2 4.0 60 25 3.8 40 20 0 20 3.6 0 2 4 6 VSD/V 3.4 15 3.2 3.0 2.8 2.6 10 8 5 10 Fig.5. Typical output characteristics, Tj = 25 ˚C. ID = f(VDS); parameter VGS 40 0 20 40 ID/A 60 80 100 Fig.8. Typical transconductance, Tj = 25 ˚C. gfs = f(ID); conditions: VDS = 25 V RDS(ON)/mOhm 2.5 BUK959-60 a Rds(on) normlised to 25degC 35 VGS/V = 4 2 4.2 30 4.4 4.6 1.5 4.8 25 5 1 20 15 10 15 20 25 30 35 40 45 ID/A 50 55 60 65 70 0.5 -100 75 Fig.6. Typical on-state resistance, Tj = 25 ˚C. RDS(ON) = f(ID); parameter VGS -50 0 50 Tmb / degC 100 150 200 Fig.9. Normalised drain-source on-state resistance. a = RDS(ON)/RDS(ON)25 ˚C = f(Tj); ID = 25 A; VGS = 5 V 100 2.5 BUK959-60 VGS(TO) / V ID/A max. 80 2 typ. 60 1.5 min. 40 1 20 0.5 Tj/C = 175 0 0 1 2 25 3 4 5 6 0 -100 7 VGS/V Fig.7. Typical transfer characteristics. ID = f(VGS) ; conditions: VDS = 25 V; parameter Tj April 1998 -50 0 50 Tj / C 100 150 200 Fig.10. Gate threshold voltage. VGS(TO) = f(Tj); conditions: ID = 1 mA; VDS = VGS 4 Rev 1.100 Philips Semiconductors Product specification TrenchMOS transistor Logic level FET BUK9524-55 100 Sub-Threshold Conduction 1E-01 IF/A 80 1E-02 2% 1E-03 typ 60 98% 40 1E-04 Tj/C = 25 20 1E-05 1E-05 175 0 0 0.5 1 1.5 2 2.5 3 Fig.11. Sub-threshold drain current. ID = f(VGS); conditions: Tj = 25 ˚C; VDS = VGS 0 0.5 1 VSDS/V 1.5 Fig.14. Typical reverse diode current. IF = f(VSDS); conditions: VGS = 0 V; parameter Tj 3 120 WDSS% 110 2.5 100 Thousands pF 90 2 80 70 60 1.5 Ciss 50 40 1 30 20 0.5 10 0 0.01 0.1 1 Coss Crss 100 10 VDS/V 0 20 Fig.12. Typical capacitances, Ciss, Coss, Crss. C = f(VDS); conditions: VGS = 0 V; f = 1 MHz 40 60 80 100 120 Tmb / C 140 160 180 Fig.15. Normalised avalanche energy rating. WDSS% = f(Tmb); conditions: ID = 75 A 6 VGS/V VDD + 5 VDS = 14V L 4 VDS VDS = 44V 3 - VGS -ID/100 0 2 1 0 T.U.T. RGS 0 5 10 15 QG/nC 20 25 30 Fig.16. Avalanche energy test circuit. WDSS = 0.5 ⋅ LID2 ⋅ BVDSS /(BVDSS − VDD ) Fig.13. Typical turn-on gate-charge characteristics. VGS = f(QG); conditions: ID = 50 A; parameter VDS April 1998 R 01 shunt 5 Rev 1.100 Philips Semiconductors Product specification TrenchMOS transistor Logic level FET BUK9524-55 + VDD RD VDS - VGS 0 RG T.U.T. Fig.17. Switching test circuit. April 1998 6 Rev 1.100 Philips Semiconductors Product specification TrenchMOS transistor Logic level FET BUK9524-55 MECHANICAL DATA Dimensions in mm 4,5 max Net Mass: 2 g 10,3 max 1,3 3,7 2,8 5,9 min 15,8 max 3,0 max not tinned 3,0 13,5 min 1,3 max 1 2 3 (2x) 0,9 max (3x) 2,54 2,54 0,6 2,4 Fig.18. SOT78 (TO220AB); pin 2 connected to mounting base. Notes 1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent damage to MOS gate oxide. 2. Refer to mounting instructions for SOT78 (TO220) envelopes. 3. Epoxy meets UL94 V0 at 1/8". April 1998 7 Rev 1.100 Philips Semiconductors Product specification TrenchMOS transistor Logic level FET BUK9524-55 DEFINITIONS Data sheet status Objective specification This data sheet contains target or goal specifications for product development. Preliminary specification This data sheet contains preliminary data; supplementary data may be published later. Product specification This data sheet contains final product specifications. Limiting values Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information Where application information is given, it is advisory and does not form part of the specification. Philips Electronics N.V. 1998 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. LIFE SUPPORT APPLICATIONS These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale. April 1998 8 Rev 1.100