ONSEMI CS52843ED8

CS52843
Current Mode
PWM Control Circuit
The CS52843 provides all the necessary features to implement
off−line fixed frequency current−mode control with a minimum
number of external components.
The CS52843 incorporates a new precision temperature−controlled
oscillator to minimize variations in frequency. An undervoltage
lockout ensures that VREF is stabilized before the output stage is
enabled. In the CS52843 turn on is at 8.4 V and turn off at 7.6 V.
Other features include low start−up current, pulse−by−pulse current
limiting, and a high−current totem pole output for driving capacitive
loads, such as gate of a power MOSFET. The output is low in the off
state, consistent with N−channel devices.
Features
Optimized for Off−Line Control
Internally Temperature Compensated Oscillator
VREF Stabilized before Output Stage is Enabled
Very Low Start−Up Current 300 μA (typ)
Pulse−by−Pulse Current Limiting
Improved Undervoltage Lockout
Double Pulse Suppression
2.0% 5.0 Volt Reference
High Current Totem Pole Output
http://onsemi.com
8
1
SO−8
D SUFFIX
CASE 751
14
•
•
•
•
•
•
•
•
•
1
SO−14
D SUFFIX
CASE 751A
PIN CONNECTIONS AND
MARKING DIAGRAMS
A
WL, L
YY, Y
WW, W
VREF
VCC
VOUT
GND
1
14
CS52843
AWLYWW
COMP
NC
VFB
NC
Sense
NC
OSC
1
52843
ALYWX
COMP
VFB
Sense
OSC
VREF
NC
VCC
VCC Pwr
VOUT
Pwr GND
GND
= Assembly Location
= Wafer Lot
= Year
= Work Week
ORDERING INFORMATION
© Semiconductor Components Industries, LLC, 2006
July, 2006 − Rev. 4
1
Device
Package
Shipping
CS52843ED8
SO−8
95 Units/Rail
CS52843EDR8
SO−8
2500 Tape & Reel
CS52843ED14
SO−14
55 Units/Rail
CS52843EDR14
SO−14
2500 Tape & Reel
Publication Order Number:
CS52843/D
CS52843
VCC Undervoltage Lockout
VCC
VCC Pwr
34 V
Set/
Reset
GND
5.0 Volt
Reference
VREF
8.4 V/7.6 V
Internal Bias
Error
Amplifier
COMP
+
OSC
OUTPUT
ENABLE
R
−
VFB
2.50 V
R
VOUT
NOR
Oscillator
S
2R
Pwr GND
R
R
1.0 V
Sense
Current
Sensing
Comparator
PWM
Latch
Figure 1. Block Diagram
MAXIMUM RATINGS*
Rating
Value
Unit
Self Limiting
−
30
V
Output Current
±1.0
A
Output Energy (Capacitive Load)
5.0
μJ
−0.3 to 5.5
V
10
mA
230 peak
°C
Supply Voltage (ICC < 30 mA)
Supply Voltage (Low Impedance Source)
Analog Inputs (VFB, VSENSE)
Error Amp Output Sink Current
Lead Temperature Soldering:
Reflow: (SMD styles only) (Note 1)
1. 60 second maximum above 183°C.
*The maximum package power dissipation must be observed.
http://onsemi.com
2
CS52843
ELECTRICAL CHARACTERISTICS (−40°C ≤ TA ≤ 85°C; VCC = 15 V (Note 2.); RT = 680 Ω; CT = 0.022 μF for triangle
mode, RT = 10 kΩ; CT = 3.3 nF sawtooth mode; unless otherwise specified.)
Test Conditions
Parameter
Min
Typ
Max
Unit
4.9
5.0
5.1
V
Reference Section
Output Voltage
TJ = 25°C, IREF = 1.0 mA
Line Regulation
12 ≤ VCC ≤ 25 V
−
6.0
20
mV
Load Regulation
1.0 ≤ IREF ≤ 20 mA
−
6.0
25
mV
Temperature Stability
Note 2.
−
0.2
0.4
mV/°C
Total Output Variation
Line, Load, Temp. Note 2.
4.82
−
5.18
V
Output Noise Voltage
10 Hz ≤ f ≤ 10 kHz, TJ = 25°C, Note 2.
−
50
−
μV
Long Term Stability
TA = 125°C, 1000 Hrs. Note 2.
−
5.0
25
mV
Output Short Circuit
TA = 25°C
−30
−100
−180
mA
Initial Accuracy
Sawtooth Mode, TJ = 25°C, Note 2.
Triangle Mode, TJ = 25°C
47
44
52
52
57
60
kHz
kHz
Voltage Stability
12 ≤ VCC ≤ 25 V
−
0.2
1.0
%
Temperature Stability
Sawtooth Mode TMIN ≤ TA ≤ TMAX
Triangle Mode TMIN ≤ TA ≤ TMAX, Note 2.
−
−
5.0
8.0
−
−
%
%
Amplitude
VOSC (peak to peak)
−
1.7
−
V
Discharge Current
TJ = 25°C
TMIN ≤ TA ≤ TMAX
7.3
6.8
8.3
−
9.3
9.8
mA
mA
Input Voltage
VCOMP = 2.5 V
2.42
2.50
2.58
V
Input Bias Current
VFB = 0 V
−
−0.3
−2.0
μA
AVOL
2.0 ≤ VOUT ≤ 4.0 V
65
90
−
dB
Unity Gain Bandwidth
Note 2.
0.7
1.0
−
MHz
PSRR
12 ≤ VCC ≤ 25 V
60
70
−
dB
Output Sink Current
VFB = 2.7 V, VCOMP = 1.1 V
2.0
6.0
−
mA
Output Source Current
VFB = 2.3 V, VCOMP = 5.0 V
−0.5
−0.8
−
mA
VOUT HIGH
VFB = 2.3 V, RL = 15 kΩ to GND
5.0
6.0
−
V
VOUT LOW
VFB = 2.7 V, RL = 15 kΩ to VREF
−
0.7
1.1
V
Oscillator Section
Error Amp Section
Current Sense Section
Gain
Notes 3 & 4.
2.85
3.0
3.15
V/V
Maximum Input Signal
VCOMP = 5.0 V, Note 3.
0.9
1.0
1.1
V
PSRR
12 ≤ VCC ≤ 25 V, Note 3.
−
70
−
dB
Input Bias Current
VSENSE = 0 V
−
−2.0
−10
μA
Delay to Output
TJ = 25°C, Note 2.
−
150
300
ns
2. These parameters, although guaranteed, are not 100% tested in production.
3. Parameter measured at a trip point of latch with VFB = 0.
4. Gain defined as: A +
DVCOMP
; 0 v VSENSE v 0.8 V
DVSENSE
http://onsemi.com
3
CS52843
ELECTRICAL CHARACTERISTICS (continued) (−40°C ≤ TA ≤ 85°C; VCC = 15 V (Note 2.); RT = 680 Ω; CT = 0.022 μF for triangle
mode, RT = 10 kΩ; CT = 3.3 nF sawtooth mode; unless otherwise specified.)
Parameter
Test Conditions
Min
Typ
Max
Unit
Output Section
Output Low Level
ISINK = 20 mA
ISINK = 200 mA
−
−
0.1
1.5
0.4
2.2
V
V
Output High Level
ISOURCE = 20 mA
ISOURCE = 200 mA
13
12
13.5
13.5
−
−
V
V
Rise Time
TJ = 25°C, CL = 1.0 nF, Note 5.
−
50
150
ns
Fall Time
TJ = 25°C, CL = 1.0 nF, Note 5.
−
50
150
ns
Output Leakage
UVLO Active VOUT = 0
−
−0.01
−10
μA
−
300
500
μA
Total Standby Current
−
Start−Up Current
Operating Supply Current
VFB = VSENSE = 0 V, RT = 10 kΩ; CT = 3.3 nF
−
11
17
mA
VCC Zener Voltage
ICC = 25 mA
−
34
−
V
7.8
8.4
9.0
V
7.0
7.6
8.2
V
Undervoltage Lockout Section
−
Start Threshold
Min. Operating Voltage
After Turn On
5. These parameters, although guaranteed, are not 100% tested in production.
PACKAGE PIN DESCRIPTION
Package Lead Number
SO−8
SO−14
Lead Symbol
1
1
COMP
2
3
VFB
3
5
SENSE
4
7
OSC
Oscillator timing network with capacitor to ground, resistor to
VREF.
5
8
GND
Ground.
−
9
Pwr GND
6
10
VOUT
−
11
VCCPwr
7
12
VCC
Positive power suppy.
8
14
VREF
Output of 5.0 V internal reference.
−
2, 4, 6, 13
NC
Function
Error amp output, used to compensate error amplifier.
Error amp inverting input.
Noninverting input to Current Sense Comparator.
Output driver ground.
Output drive pin.
Output driver positive supply.
No Connection.
http://onsemi.com
4
CS52843
TYPICAL PERFORMANCE CHARACTERISTICS
100
900
800
90
RT = 680 Ω
80
Duty Cycle (%)
600
300
50
40
30
200
20
RT = 10 kΩ
100
.02 .03 .04 .05
RT (Ω)
Figure 2. Oscillator Frequency vs CT
Figure 3. Oscillator Duty Cycle vs RT
VREF
RT
2N2222
4.7 kΩ
100 kΩ
4.7 kΩ
A
COMP
VCC
VREF
0.1 μF
1.0 kΩ
Error Amp
Adjust
VFB
5.0 kΩ
Sense
Adjust
10 k
.01
4k
.005
CT (μF)
5k
7k
.003
2k
.002
3k
.001
400
10
500
700
1k
.0005
60
300
400
RT = 1.5 kΩ
200
500
70
100
Frequency (kHz)
700
VCC
0.1 μF
Sense
VOUT
OSC
GND
CT
Figure 4. Test Circuit Open Loop Laboratory Test Fixture
CIRCUIT DESCRIPTION
http://onsemi.com
5
1.0 kΩ
1.0 W
VOUT
GND
CS52843
ON/OFF Command to reset of IC
VCC
VOSC
OSC
RESET
VON = 8.4 V
VOFF = 7.6 V
Toggle
F/F Output
EA Output
Switch
Current
ICC
< 15 mA
VCC
< 500 μA
VON
VOFF
VCC
IO
Figure 5. Startup Voltage for the CS52843
VO
Undervoltage Lockout
During Undervoltage Lockout (Figure 5), the output
driver is biased to sink minor amounts of current. The output
should be shunted to ground with a resistor to prevent
activating the power switch with extraneous leakage
currents.
Figure 6. Timing Diagram
Setting the Oscillator
The times tc and td can be determined as follows:
ǒ
V
* VLOWER
tc + RTCT ln REF
VREF * VUPPER
PWM Waveform
To generate the PWM waveform, the control voltage from
the error amplifier is compared to a current sense signal
which represents the peak output inductor current (Figure
6). An increase in VCC causes the inductor current slope to
increase, thus reducing the duty cycle. This is an inherent
feed−forward characteristic of current mode control, since
the control voltage does not have to change during changes
of input supply voltage.
When the power supply sees a sudden large output current
increase, the control voltage will increase allowing the duty
cycle to momentarily increase. Since the duty cycle tends to
exceed the maximum allowed to prevent transformer
saturation in some power supplies, the internal oscillator
waveform provides the maximum duty cycle clamp as
programmed by the selection of oscillator timing
components.
Ǔ
ǒ
VREF * IdRTVLOWER
td + RTCT ln
VREF * IdRT * VUPPER
Ǔ
Substituting in typical values for the parameters in the
above formulas:
VREF + 5.0 V, VUPPER + 2.7 V,
VLOWER + 1.0 V, Id + 8.3 mA
then
tc [ 0.5534RTCT
ǒ
2.3 * 0.0083RT
td + RTCT ln
4.0 * 0.0083RT
Ǔ
For better accuracy RT should be ≥ 10 kΩ.
Grounding
High peak currents associated with capacitive loads
necessitate careful grounding techniques. Timing and
bypass capacitors should be connected close to GND in a
single point ground.
The transistor and 5.0 kΩ potentiometer are used to
sample the oscillator waveform and apply an adjustable
ramp to Sense.
http://onsemi.com
6
CS52843
VREF
Large RT (≈ 10 kΩ)
RT
VIN
VOSC
OSC
CT
GND
Internal Clock
Sawtooth Mode
Small RT (≈ 700 Ω)
VUPPER
VREF
VLOWER
tc
td
Internal Clock
Triangular Mode
Figure 7. Oscillator Timing Network and Parameters
http://onsemi.com
7
CS52843
PACKAGE DIMENSIONS
SO−8
DF SUFFIX
CASE 751−07
ISSUE W
−X−
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI
Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A AND B DO NOT INCLUDE MOLD
PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER
SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN
EXCESS OF THE D DIMENSION AT MAXIMUM
MATERIAL CONDITION.
A
8
5
S
B
1
0.25 (0.010)
M
Y
M
4
−Y−
K
G
C
N
DIM
A
B
C
D
G
H
J
K
M
N
S
X 45 _
SEATING
PLANE
−Z−
0.10 (0.004)
H
M
D
0.25 (0.010)
M
Z Y
S
X
J
S
SO−14
D SUFFIX
CASE 751A−03
ISSUE F
8
−B−
1
P 7 PL
0.25 (0.010)
7
G
D 14 PL
0.25 (0.010)
M
F
J
M
K
M
B
R X 45 _
C
−T−
SEATING
PLANE
M
T B
S
A
S
DIM
A
B
C
D
F
G
J
K
M
P
R
PACKAGE THERMAL DATA
Parameter
SO−8
SO−14
Unit
RΘJC
Typical
45
30
°C/W
RΘJA
Typical
165
125
°C/W
http://onsemi.com
8
INCHES
MIN
MAX
0.189
0.197
0.150
0.157
0.053
0.069
0.013
0.020
0.050 BSC
0.004
0.010
0.007
0.010
0.016
0.050
0_
8_
0.010
0.020
0.228
0.244
NOTES:
1. DIMENSIONING AND TOLERANCING PER ANSI
Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSIONS A AND B DO NOT INCLUDE
MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR
PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL BE 0.127 (0.005) TOTAL
IN EXCESS OF THE D DIMENSION AT
MAXIMUM MATERIAL CONDITION.
−A−
14
MILLIMETERS
MIN
MAX
4.80
5.00
3.80
4.00
1.35
1.75
0.33
0.51
1.27 BSC
0.10
0.25
0.19
0.25
0.40
1.27
0_
8_
0.25
0.50
5.80
6.20
MILLIMETERS
MIN
MAX
8.55
8.75
3.80
4.00
1.35
1.75
0.35
0.49
0.40
1.25
1.27 BSC
0.19
0.25
0.10
0.25
0_
7_
5.80
6.20
0.25
0.50
INCHES
MIN
MAX
0.337
0.344
0.150
0.157
0.054
0.068
0.014
0.019
0.016
0.049
0.050 BSC
0.008
0.009
0.004
0.009
0_
7_
0.228
0.244
0.010
0.019
CS52843
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice
to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
“Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All
operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights
nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications
intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should
Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates,
and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death
associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal
Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: [email protected]
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81−3−5773−3850
http://onsemi.com
9
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local
Sales Representative
CS52843/D