SEMICONDUCTOR TECHNICAL DATA Advance Information The MC145537EVK is the evaluation platform for the MC14LC5540 ADPCM Codec. This board provides the clock generator circuitry and microcontroller interface to facilitate the evaluation of the MC14LC5540. MC145537EVK Hardware Features • Supports MC14LC5540 + 5 V or + 3 V Operation • Handset Interface/Handset Included • Easy Access to All Analog and Digital Data, Clock, and Enable Signals • EIA–232–D/ V.28 Terminal Control • Analog–to–Digital (64 kbps PCM; 32, 24, or 16 kbps ADPCM) Path • Digital– (64 kbps PCM; 32, 24, or 16 kbps ADPCM) to–Analog Path • Supports Hardware Loopbacks Analog–to–Analog Digital–to–Digital • Ability to Connect Two MC145537EVKs Back–to–Back • Ability to Connect MC145537EVK and MC145536EVK Back–to–Back for + 5 V Operation Only MC145537EVK Software Features • MC68HC705C8 Resident Monitor • Stand Alone or Terminal Operation • Device Driver for Serial Control Port Interface • Ability to Read/Write SCP Registers in MC14LC5540 • Registers Can Be Individually Displayed and Modified • Help Menu This document contains information on a new product. Specifications and information herein are subject to change without notice. REV 1 10/95 MOTOROLA MC145537EVK 1 GENERAL OVERVIEW The MC14LC5540 ADPCM Codec is a single–chip implementation of a PCM Codec–Filter and an ADPCM Encoder/ Decoder, and therefore provides an efficient solution for applications requiring the digitization and compression of voiceband signals. This device is designed to operate over a wide voltage range, 2.7 to 5.25 V, and as such is ideal for battery powered as well as ac powered applications. The MC14LC5540 ADPCM Codec also includes a serial control port and internal control and status registers that permit a microcomputer to exercise many built–in features. The MC14LC5540 ADPCM Codec is designed to meet the 32 kbps ADPCM conformance requirements of CCITT Recommendation G.721 and ANSI T1.301. It also meets ANSI T1.303 and CCITT Recommendation G.723 for 24 kbps ADPCM operation, and the 16 kbps ADPCM standard, CCITT Recommendation G.726. This device also meets the 64 kbps PCM conformance specification of the CCITT G.714 Recommendation. The MC145537EVK is the evaluation board for the MC14LC5540 ADPCM Codec. This board provides the clock generation that controls both the transfer of PCM and ADPCM data into and out of the MC14LC5540, as well as determining the data compression rate (16 kbps ADPCM, 24 MC145537EVK 2 kbps ADPCM, 32 kbps ADPCM, or 64 kbps PCM) for the ADPCM transcoder function. This data compression rate is determined by the duration of the transmit and receive frame synchronization pulses measured in data clock cycles, which are programmed by an 8–position DIP switch. This evaluation board has voltage level shifters that allow the MC14LC5540 to operate at a voltage lower than the + 5 V supply required for the clock generator and microcontroller. This MC145537EVK has an MC68HC705C8P microcontroller, which is running a monitor routine that interfaces the MC14LC5540 to a 9600 bps EIA–232 port for access by a computer terminal. The microcontroller provides access to the programming registers of the MC14LC5540 for read and write operations. This facilitates exercising both the hardware options for trim gain, sidetone, analog signal routing and charge–pump operation, and the software options of the dual tone generator, noise burst detect and receive gain control. The evaluation board is designed to configure the MC14LC5540 after reset such that the charge–pump is operating and the device is encoding and decoding analog at the rate determined by the clock circuitry. This allows the MC145537EVK to be functional without a computer terminal. MOTOROLA Photo not available electronically. For complete document, order through the Literature Center +5 V GND +3 V PIEZO SPEAKER CLOCK GENERATION CIRCUITRY 5 V/3 V LEVEL SHIFT CLOCKS MC145407 EIA–232 DRIVER/RECEIVER EIA–232 SCI ANALOG INTERFACE MC14LC5540 ADPCM CODEC 3 V/ 5 V LEVEL SHIFT 5 V/ 3 V MC68HC705C8 MICROCONTROLLER Figure 1. MC145537EVK Block Diagram MOTOROLA MC145537EVK 3 Figure 2. MC14LC5540 ADPCM Codec Block Diagram MC145537EVK 4 MOTOROLA V DD TI + TI – TG V AG AXO + AXO – RO PI PO – PO + C1 – VSS Σ DAC ADC SIDETONE GAIN V EXT V DSP 3V REGULATOR FOR DIGITAL SIGNAL PROCESSOR POWER SUPPLY MANAGEMENT SUBSYSTEM TRIM GAIN AND FILTER 2.4 VOLT REFERENCE TRIM GAIN AND FILTER 5V REGULATED CHARGE PUMP FOR CODEC–FILTER ANALOG PROCESSING C1 + + – – + –1 ANALOG INTERFACE AND CODEC-FILTER SCPEN SCPCLK SCP Rx SERIAL CONTROL PORT COMPANDED TO LINEAR UNIVERSAL DUAL TONE GENERATOR LINEAR TO COMPANDED RECEIVE DIGITAL GAIN SCP Tx ADPCM ENCODER NOISE–BURST DETECT CIRCUIT ADPCM DECODER DIGITAL SIGNAL PROCESSOR PDI/RESET SEQUENCE AND CONTROL OUTPUT SHIFT REGISTER FST LENGTH CIRCUITRY FSR LENGTH CIRCUITRY INPUT SHIFT REGISTER ADPCM SERIAL DATA PORT SPC DT FST BCLKT BCLKR FSR DR