SFC05-4 ChipClampΤΜ Flip Chip TVS Diode Array PRELIMINARY PROTECTION PRODUCTS Description Features 300 Watts peak pulse power (tp = 8/20µs) Transient protection for data lines to The SFC05-4 is a quad flip chip TVS array. They are state-of-the-art devices that utilize solid-state siliconavalanche technology for superior clamping performance and DC electrical characteristics. The SFC series TVS diodes are designed to protect sensitive semiconductor components from damage or latch-up due to electrostatic discharge (ESD) and other voltage induced transient events. The SFC05-4 is a 6-bump, 0.5mm pitch flip chip array with a 3x2 bump grid. It measures 1.5 x 1.0 x 0.65mm. This small outline makes the SFC05-4 especially well suited for portable applications. Flip chip TVS devices are compatible with current pick and place equipment and assembly methods. Mechanical Characteristics Each device will protect up to four data or I/O lines. The flip chip design results in lower inductance, virtually eliminating voltage overshoot due to leads and interconnecting bond wires. They may be used to meet the ESD immunity requirements of IEC 61000-4-2, Level 4 (±15kV air, ±8kV contact discharge). JEDEC MO-211, 0.50 mm Pitch Flip Chip Package Non-conductive top side coating Marking : Marking Code Packaging : Tape and Reel Applications Device Dimensions Cell Phone Handsets and Accessories Personal Digital Assistants (PDA’s) Notebook and Hand Held Computers Portable Instrumentation Smart Cards MP3 Players GPS Schematic & PIN Configuration SFC05-4 Maximum Dimensions (mm) Revision 8/11/04 IEC 61000-4-2 (ESD) ±15kV (air), ±8kV (contact) IEC 61000-4-4 (EFT) 40A (5/50ns) IEC 61000-4-5 (Lightning) 24A (8/20µs) Small chip scale package requires less board space Low profile (< 0.65mm) No need for underfill material Protects four I/O or data lines Low clamping voltage Working voltage: 5V Solid-state silicon-avalanche technology 3 x 2 Grid CSP TVS (Bottom View) 1 www.semtech.com SFC05-4 PRELIMINARY PROTECTION PRODUCTS Absolute Maximum Rating R ating Symbol Value Units Peak Pulse Power (tp = 8/20µs) Pp k 300 Watts Peak Pulse Current (tp = 8/20µs) IP P 24 A ESD p er IEC 61000-4-2 (Air) ESD p er IEC 61000-4-2 (Contact) VESD >25 >15 kV TJ -55 to +125 °C TSTG -55 to +150 °C Op erating Temp erature Storage Temp erature Electrical Characteristics Parameter Symbol Conditions Minimum Typical Maximum Units 5 V Reverse Stand-Off Voltage VRWM Reverse Breakdown Voltage V BR It = 1mA Reverse Leakage Current IR VRWM = 5V, T=25°C 10 µA Clamping Voltage VC IPP = 5A, tp = 8/20µs Any I/O to Ground 9.5 V Clamping Voltage VC IPP = 24A, tp = 8/20µs Any I/O to Ground 11 V Junction Capacitance Cj VR = 0V, f = 1MHz 350 pF 2004 Semtech Corp. 2 6 V www.semtech.com SFC05-4 PRELIMINARY PROTECTION PRODUCTS Typical Characteristics Non-Repetitive Peak Pulse Power vs. Pulse Time Power Derating Curve 10 110 90 % of Rated Power or PI P Peak Pulse Power - Ppk (kW) 100 1 0.1 80 70 60 50 40 30 20 10 0 0.01 0.1 1 10 100 0 1000 25 50 Pulse Duration - tp (µs) Pulse Waveform 100 125 150 Clamping Voltage vs. Peak Pulse Current 110 10.00 Waveform Parameters: tr = 8µs td = 20µs 90 80 70 e 60 9.00 -t 50 40 8.00 Clamping Voltage - VC (V) 100 Percent of IPP 75 Ambient Temperature - TA (oC) td = IPP/2 30 20 7.00 6.00 5.00 4.00 Waveform Parameters: tr = 8µs td = 20µs 3.00 2.00 10 1.00 0 0 5 10 15 20 25 0.00 30 0 5 Time (µs) 10 15 20 25 30 Peak Pulse Current - I PP (A) Forward Voltage vs. Forward Current Capacitance vs. Reverse Voltage 4 300 Capacitance - Cj (pF) Forward Voltage -V F (V) 250 3 2 1 Waveform Parameters: tr = 8µs td = 20µs 200 150 100 50 0 0 10 20 30 40 f = 1MHz 50 0 0 Forward Current - IF (A) 2004 Semtech Corp. 1 2 3 4 5 Reverse Voltage - VR (V) 3 www.semtech.com SFC05-4 PRELIMINARY PROTECTION PRODUCTS Typical Characteristics (Continued) ESD Clamping (8kV Contact Discharge) 2004 Semtech Corp. 4 www.semtech.com SFC05-4 PRELIMINARY PROTECTION PRODUCTS Applications Information Device Schematic and Pin Configuration Device Connection Options The SFC05-4 has solder bumps located in a 3 x 2 matrix layout on the active side of the device. The bumps are designated by the numbers 1 - 3 along the horizontal axis and letters A - B along the vertical axis. The lines to be protected are connected at bumps A1, B1, A3, and B3. Bumps A2 and B2 are connected to ground. All path lengths should be kept as short as possible to minimize the effects of parasitic inductance in the board traces. Flip Chip TVS Flip chip TVS devices are wafer level chip scale packages. They eliminate external plastic packages and leads and thus result in a significant board space savings. Manufacturing costs are minimized since they do not require an intermediate level interconnect or interposer layer for reliable operation. Their compatibility with current pick and place equipment further reduces manufacturing costs. Certain precautions and design considerations have to be observed, however, for maximum solder joint reliability. These include solder pad definition, board finish, and assembly parameters. Layout Example To Protected IC To Protected IC Ground Printed Circuit Board Mounting Non-solder mask defined (NSMD) land patterns are recommended for mounting the SFC05-4. Solder mask defined (SMD) pads produce stress points near the solder mask on the PCB side that can result in solder joint cracking when exposed to extreme fatigue conditions. The recommended pad size is 0.225 ± 0.010 mm with a solder mask opening of 0.350 ± 0.025 mm. To Connector NSMD Package Footprint Grid Courtyard The recommended grid placement courtyard is 1.3 x 1.8 mm. The grid courtyard is intended to encompass the land pattern and the component body that is centered in the land pattern. When placing parts on a PCB, the highest recommended density is when one courtyard touches another. 2004 Semtech Corp. 5 www.semtech.com SFC05-4 PRELIMINARY PROTECTION PRODUCTS Applications Information (Continued) Printed Circuit Board Finish A uniform board finish is critical for good assembly yield. Two finishes that provide uniform surface coatings are immersion nickel gold and organic surface protectant (OSP). A non-uniform finish such as hot air solder leveling (HASL) can lead to mounting problems and should be avoided. Stencil Design Stencil Design A properly designed stencil is key to achieving adequate solder volume without compromising assembly yields. A 0.100mm thick, laser cut, electro-polished stencil with 0.275mm square apertures and rounded corners is recommended. Reflow Profile The flip chip TVS can be assembled using the reflow requirements for IPC/JEDEC standard J-STD-020 for assembly of small body components. During reflow, the component will self-align itself on the pad. Circuit Board Layout Recommendations for Suppression of ESD Assembly Guideline for Pb-Free Soldering The following are recommendations for the assembly of this device: Good circuit board layout is critical for the suppression of ESD induced transients. The following guidelines are recommended: Assembly Parameter z z z z z z Place the TVS near the input terminals or connectors to restrict transient coupling. Minimize the path length between the TVS and the protected line. Minimize all conductive loops including power and ground loops. The ESD transient return path to ground should be kept as short as possible. Never run critical signals near board edges. Use ground planes whenever possible. Solder Ball Comp osition Solder Stencil Design Same as the SnPb design 0.100 mm (0.004") Solder Paste Comp osition Sn Ag (3-4) Cu (0.5-0.9) Solder Paste Typ e Solder Reflow Profile PCB Pad Finish 6 95.5Sn/3.8Ag/0.7Cu Solder Stencil Thickness PCB Solder Pad Design 2004 Semtech Corp. R ecommendation Typ e 4 size sp here or smaller p er JEDEC J-STD-020 Same as the SnPb Design OSP or AuN i www.semtech.com SFC05-4 PRELIMINARY PROTECTION PRODUCTS Outline Drawing - 3x2 Grid Flip Chip B 1.47±0.03 A INDEX AREA A1 CORNER 0.97±0.03 0.10 C 0.40-0.60 0.50-0.75 C 3. 0.05 C 0.50 0.150±0.025 6X Ø0.175-0.225 0.005 C A B B 0.50 A 1 2 3 NOTES: 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS 2. REFERENCE JEDEC REGISTRATION MO-211. 3. Sn63/Pb37 FOR STANDARD DEVICES OR SN95.5/Ag3.8/Cu0.7 FOR Pb-FREE DEVICES Land Pattern - 3x2 Grid Flip Chip 2004 Semtech Corp. 7 www.semtech.com SFC05-4 PRELIMINARY PROTECTION PRODUCTS Marking Codes Ordering Information Part Number Marking Code Part Number Pitch Option Qty per Reel R eel Size SFC05-4 F45U SFC05-4.WC 2mm 3,000 7 Inch 2mm 3,000 7 Inch SFC05-4.WCT Top Coating: The top (non-bump side) of the device is a white non-conductive coating. The coating is laser markable and increases mechanical durability. This material is compliant with UL 94V-0 flammability requirements. (1) Notes (1) Lead Free Solder Balls ChipClamp is a mark of Semtech Corporation Tape and Reel Specification Pin A1 Tape Specifications Device Orientation Contact Information Semtech Corporation Protection Products Division 200 Flynn Rd., Camarillo, CA 93012 Phone: (805)498-2111 FAX (805)498-3804 2004 Semtech Corp. 8 www.semtech.com