TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 PurePath Digital™ AUDIO SIX-CHANNEL PWM PROCESSOR FEATURES • • Audio Input/Output – Automatic Master Clock Rate and Data Sample Rate Detection – Four Serial Audio Inputs (Eight Channels) – Support for 32-, 44.1-, 48-, 88.2-, 96-, 176.4-, and 192-kHz Sampling Rates – Data Formats: 16-, 20-, or 24-Bit Input Data; Left-Justified, Right-Justified, and I2S – 64- or 48- fS Bit-Clock Rate – 128-, 192-, 256-, 384-, and 512- fS Master Clock Rates (Up to a Maximum of 50 MHz) – Six PWM Audio Output Channels – Any Output Channel Can be Mapped to Any Output Pin – Supports Single-Ended and Bridge-Tied Loads – I2S Serial Audio Output Audio Processing – Volume Control Range 48 dB to –100 dB – Master Volume Control 24 dB to –100 dB in 0.5-dB Increments – Six Individual Channel Volume Controls With 24-dB to –100-dB Attenuation in 0.5-dB Increments – Serial Output Can be Produced by Downmix of 5.1 Channel Input or 4th Serial Input – 5.1 Channel Downmix to 2.1 or 3.1 PWM Output Speaker System – Integrated Bass Management – Two Programmable Biquads in Subwoofer Channel – Full Six-Channel Input and Output Mapping – Selectable DC Blocking Filters • • PWM Processing – 8× Oversampling With 4th-Order Noise Shaping at 44.1, 48 kHz; 4× Oversampling at 88.2, 96 kHz; 2× Oversampling at 176.4, 192 kHz; and 12× Oversampling at 32 kHz – ≥105-dB Dynamic Range (TAS5086+TAS5186) – THD < 0.06% (TAS5086 Only) – 20-Hz – 20-kHz Flat Noise Floor for 44.1-, 48-, 88.2-, 96-, 176.4- and 192-kHz Data Rates – Digital De-Emphasis for 32-kHz, 44.1-kHz and 48-kHz Data Rates – Intelligent AM Interference Avoidance System Provides Clear AM Reception – Adjustable Modulation Limit From 93.8% to 99.2% General Features – Automated Operation With Easy-to-Use Control Interface – I2C Serial Control Slave Interface – Control Interface Operational Without MCLK – Single 3.3-V Power Supply – 38-Pin TSSOP Package Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PurePath Digital is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 2005–2006, Texas Instruments Incorporated TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. DESCRIPTION The TAS5086 is a six-channel digital pulse-width modulator (PWM) that provides both advanced performance and a high level of system integration. The TAS5086 is designed to interface seamlessly with most audio digital signal processors and MPEG decoders, accepting a wide range of input data and clock formats. The TAS5086 drives six channels of speakers in either single-ended or bridge-tied load configurations that accept a 1N+1 interface format. The TAS5086 also supports 2N+1 power stages with the use of some external logic (e.g., TAS5112). Stereo line out in I2S format is available with either a pass-through signal (SDIN4) or an internal downmix. The TAS5086 uses AD modulation operating at a 384-kHz switching rate for 32-, 44.1-, 48-, 88.2-, 96-, 176.4-, and 192-kHz data. The 8× oversampling, combined with the 4th-order noise shaper, provides a broad, flat noise floor and excellent dynamic range from 20 Hz to 20 kHz. The TAS5086 is only an I2C slave device, which always receives MCLK, SCLK, and LRCLK from other system components. The TAS5086 accepts clock rates of 128, 192, 256, 384, and 512 fS. TAS5086 accepts a 64-fS master clock for 176.4-kHz and 192-kHz data. The TAS5086 accepts a 64-fS bit clock for all data rates. The TAS5086 also can accept a 48-fS SCLK rate for MCLK ratios of 192 fS and 384 fS. The TAS5086 is composed of five functional blocks. • Power supply • Clock, PLL, and serial data interface • Serial control interface • Device control • PWM section For detailed application information, see the Using the PurePath Digital PWM Processor application report (SLEA046). Figure 1 shows the functional structure of the TAS5086. 2 Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 DVDD DVSS DVSS_ESD VR_DIG VR_ANA VR_OSC AVDD AVSS_PLL VREG_EN SDIN1 SDIN2 SDIN3 SDIN4 1 LF Power Supply SCL MUX PWM1 MUX PWM2 MUX PWM3 MUX PWM4 MUX PWM5 MUX PWM6 6 Serial Data Interface R’ Chan. 1−6 MUX MUX 6 3 LS Ch 1−6 Clock Rate /Error Detection and PLL 1−5 Channel Selector Block 1− 5 Down− mix L’ Vol 4 RS PWM 6 R’ 5C (L’+R’)/2 1− 6 SDA 6 MUX 2 RF SDIN4 MCLK SCLK LRCLK PLLFLTP PLLFLTM HFCLK OSCFLT OSC_RES L’ (L’+R’) / 2 6 MUX 6 Channel Six Processing Bass Management Serial Control Interface PWM Control RESET PDN MUTE BKNDERR VALID1 VALID2 Downmix System Control SDIN4 MUX I2S Serial Output SDOUT B0080-01 Figure 1. TAS5086 Functional Block Diagram Submit Documentation Feedback 3 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 ABSOLUTE MAXIMUM RATINGS over operating free-air temperature range (unless otherwise noted) (1) UNIT Supply voltage Input voltage DVDD and DVD_ESD –0.3 V to 3.6 V AVDD –0.3 V to 3.6 V 3.3-V-digital input –0.5 V to DVDD + 0.5 V 5-V-tolerant (2) digital input –0.5 V to to 6 V ±20 mA Input clamp current, IIK (VI < 0 or VI > 1.8 V ±20 mA Output clamp current, IOK (VO < 0 or VO > 1.8 V Operating free-air temperature 0°C to 70°C Storage temperature range, Tstg (1) (2) –65°C to 150°C Stresses beyond those listed under “absolute ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operation conditions” are not implied. Exposure to absolute-maximum conditions for extended periods may affect device reliability. 5-V-tolerant inputs are RESET, PDN, MUTE, SCLK, LRCLK, MCLK, SDA, and SCL. DISSIPATION RATINGS PACKAGE TA ≤ 25°C POWER RATING DERATING FACTOR ABOVE TA = 25°C TA = 70°C POWER RATING TA = 85°C POWER RATING DBT 817.16 W 10.214 mW/C 357.5 mW 204.29 mW RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) MIN NOM MAX UNIT Digital supply voltage DVDD 3 3.3 3.6 V Analog supply voltage AVDD 3 3.3 3.6 V VIH High-level input voltage 3.3-V TTL, 5-V tolerant 2 VIL Low-level input voltage 3.3-V TTL, 5-V tolerant TA Operating ambient-air temperature range V 0 25 0.8 V 70 °C ELECTRICAL CHARACTERISTICS over operating free-air temperature range (unless otherwise noted) PARAMETER TEST CONDITIONS VOH High-level output voltage 3.3-V TTL and 5-V (1) tolerant IOH = –4 mA VOL Low-level output voltage 3.3-V TTL and 5-V (1) tolerant IOL = 4 mA IOZ High-impedance output current 3.3-V TTL IIL Low-level input current IIH High-level input current 4 MAX V V 20 µA 1 5-V tolerant (2) VI = 0 V, DVDD = 3 V 1 3.3-V TTL VI = VIH 1 5-V tolerant (2) Input supply current VI = 5.5 V, DVDD = 3 V 20 fS = 48 kHz 140 fS = 96 kHz 150 fS = 192 kHz 155 Power down Normal Power down µA µA mA 8 20 2 5-V-tolerant outputs are SCL and SDA 5-V-tolerant inputs are SDA, SCL, RESET, PDN, MUTE, HP_SEL, SCLK, LRCLK, MCLK, SDIN1, SDIN2, SDIN3, and SDIN4. Submit Documentation Feedback UNIT 0.5 VI = VIL Analog supply voltage, AVDD (1) (2) TYP 2.4 3.3-V TTL Digital supply voltage, DVDD IDD MIN mA TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 PHYSICAL CHARACTERISTICS DBT PACKAGE (TOP VIEW) VR_ANA AVDD AVSS AVSS PLL_FLTM PLL_FLTP AVSS MCLK RESET PDN DVDD DVSS DVSS_OSC OSC_RES VR_OSC MUTE SDA SCL LRCLK 1 38 2 37 3 36 4 35 5 34 6 33 7 32 8 31 9 30 10 29 11 28 12 27 13 26 14 25 15 24 16 23 17 22 18 21 19 20 PWM_1 PWM_2 PWM_3 PWM_4 PWM_5 PWM_6 VALID2 VALID1 VR_DIG DVSS DVSS BKND_ERR SDIN1 SDIN2 SDIN3 SDIN4 SDOUT RESERVED SCLK P0034-01 TERMINAL FUNCTIONS TERMINAL I/O (1) 5-V TERMINATION (2) TOLERANT DESCRIPTION NAME NO. AVDD 2 P 3.3-V analog power supply AVSS 3, 4, 7 P Analog supply ground BKND_ERR 27 DI DVDD 11 P 3.3-V digital power supply DVSS 12 P Digital ground ESD pin for digital supply Pullup Active-low. A back-end error sequence is generated by applying logic LOW to this terminal. BKND_ERR results in no change to any system parameters while VALID2 goes low. DVSS_ESD 29 P DVSS_OSC 13 P LRCLK 19 DI 5-V Pulldown Input serial audio data left/right clock (sampling rate clock) MCLK 8 DI 5-V Pulldown MCLK is a 3.3-V clock master clock input. The input frequency of this clock can range from 4 MHz to 50 MHz. MUTE 16 DI 5-V Pullup OSC_RES 14 AO (1) (2) Digital ground for oscillator Performs a soft mute of outputs, active-low (muted signal = a logic low, normal operation = a logic high). The mute control provides a noiseless volume ramp to silence. Releasing mute provides a noiseless ramp to previous volume. Oscillator trim resistor TYPE: A = analog; D = 3.3-V digital; P = power/ground/decoupling; I = input; O = output All pullups are 20-µA weak pullups, and all pulldowns are 20-µA weak pulldowns. The pullups and pulldowns are included to ensure proper input logic levels if the terminals are left unconnected (pullups => logic 1 input; pulldowns => logic 0 input). Devices that drive inputs with pullups must be able to sink 20 µA while maintaining a logic-0 drive level. Devices that drive inputs with pulldowns must be able to source 20 µA while maintaining a logic-1 drive level. Submit Documentation Feedback 5 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 PHYSICAL CHARACTERISTICS (continued) TERMINAL FUNCTIONS (continued) TERMINAL NAME I/O (1) 5-V TERMINATION (2) TOLERANT 5-V Pullup DESCRIPTION Power down, active-low. PDN powers down all logic, stops all clocks, and performs a soft stop whenever a logic low is applied. The internal parameters are preserved through a power-down cycle, as long as RESET is not active. The duration for system recovery from power down is 100 ms. When released, PDN powers up all logic, starts all clocks, and performs a soft start that returns to the previous configuration. PDN 10 DI PLL_FLTM 5 AO PLL negative input PLL_FLTP 6 AI PLL positive input PWM_ 1 38 DO PWM 1 Output PWM_ 2 37 DO PWM 2 Output PWM_ 3 36 DO PWM 3 Output PWM_ 4 35 DO PWM 4 Output PWM_ 5 34 DO PWM 5 Output PWM_ 6 33 DO PWM 6 Output RESERVED 21 RESERVED (Connect to ground) RESET 9 DI 5-V A system reset is generated by applying a logic low to this terminal. RESET is an asynchronous control signal that restores the TAS5086 to its default conditions, sets the VALID2 output low, and places the PWM in the hard mute (M) state. Master volume is immediately set to full attenuation. On the release of RESET, if PDN is high, the system performs a 4–5-ms device initialization and sets the volume at mute. SCL 18 DI 5-V SCLK 20 DI 5-V SDA 17 DIO 5-V SDIN1 26 DI Pulldown Serial audio data 1 input is one of the serial data input ports. SDIN1 supports four discrete (stereo) data formats. SDIN2 25 DI Pulldown Serial audio data 2 input is one of the serial data input ports. SDIN2 supports four discrete (stereo) data formats. SDIN3 24 DI Pulldown Serial audio data 3 input is one of the serial data input ports. SDIN3 supports four discrete (stereo) data formats. SDIN4 23 DI Pulldown Serial audio data 4 input is one of the serial data input ports. SDIN4 supports four discrete (stereo) data formats. SDOUT 22 DI Serial audio data 1 output is the only serial data output port. SDOUT supports I2S format only. The SDOUT pin is used as an input pin for selecting OSC bypass mode. VALID1 31 DO Soft start valid. Output indicating validity of soft-start PWM output, active-high VALID2 32 DO Output indicating validity of PWM outputs, active-high. VR_ANA 1 P Voltage reference for analog supply 1.8 V. A pinout of the internally regulated 1.8-V power. A 0.1-µF, low-ESR capacitor should be connected between this terminal and AVSS_PLL. This terminal must not be used to power external devices. Pullup I2C serial control clock input Pulldown Serial audio data clock (shift clock) SCLKIN is the serial audio port (SAP) input data bit clock. I2C serial control data interface input/output VR_DIG 30 P Voltage reference for digital PWM core supply, 1.8 V. A pinout of the internally regulated 1.8-V power used by digital PWM core logic. A 0.1-µF, low-ESR (3) capacitor should be connected between this terminal and DVSS_PWM. This terminal must not be used to power external devices. VREG_EN 28 P Voltage regulator enable. When enabled (low), this input causes the power-supply regulators to be enabled. (3) 6 NO. If desired, low-ESR capacitance values can be implemented by paralleling two or more ceramic capacitors of equal value. Paralleling capacitors of equal value provides an extended high-frequency supply decoupling. This approach avoids the potential of producing parallel resonance circuits that have been observed when paralleling capacitors of different values. Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 PHYSICAL CHARACTERISTICS (continued) TERMINAL FUNCTIONS (continued) TERMINAL NAME VR_OSC NO. 15 I/O (1) P 5-V TERMINATION (2) TOLERANT DESCRIPTION Voltage reference for analog supply, 1.8 V. A pinout of the internally regulated 1.8-V power. A 0.1-µF, low-ESR (3) capacitor should be connected between this terminal and AVSS_PLL. This terminal must not be used to power external devices. Submit Documentation Feedback 7 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 DETAILED DESCRIPTION POWER SUPPLY The TAS5086 power-supply section contains regulators that provide analog and digital regulated power for various sections of the TAS5086. The analog supply supports the analog PLL while digital supplies support the digital PLL, the digital audio processor, the pulse width modulator, and the output control (reclocker). The power-supply section is enabled via VREG_EN. CLOCK, ERROR RATE DETECTION, AND PLL This module provides the timing and serial data interface for the TAS5086. The TAS5086 is a clock slave device. It accepts MCLK, SCLK, and LRCLK. The TAS5086 supports 64-fS MCLK for the 176.4-kHz and 192-kHz data rates. The TAS5086 accepts a 64-fS SCLK rate for all MCLK ratios and a 48-fS SCLK rate for MCLK ratios of 192 fS and 384 fS. TAS5086 checks to verify that SCLK is a specific value of 64 fS or 48 fS. The TAS5086 supports a 1-fS LRCLK. The timing relationship of these clocks to SDIN[1:4] and SDOUT is shown in subsequent sections. The clock section uses MCLK or the internal oscillator clock (when MCLK is unstable or absent) to produce a 196-MHz PLL output. The TAS5086 can auto-detect and set the internal clock control logic to the appropriate settings for the frequencies of 32 kHz, normal speed (44.1 or 48 kHz), double speed (88.2 kHz or 96 kHz), and quad speed (176.4 kHz or 192 kHz). The automatic sample rate detection can be disabled and the values set via I2C. The TAS5086 also supports an AM interference-avoidance mode during which the clock rate is adjusted, in concert with the PWM sample rate converter, to produce a PWM output at 7-fS, 8-fS, or 9-fS. The sample rate must be set manually during AM interference avoidance and when de-emphasis is enabled. The TAS5086 uses an internal oscillator time base to provide reference timing information for the following functions: • MCLK, SCLK, and LRCLK error detection • I2C communication when power is first applied to the device • Automatic data-rate detection and setting (32 kHz, normal, double, and quad speed) • Automatic MCLK rate detection and setting (64, 128, 192, 256, 384, and 512 fS) 8 Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 DETAILED DESCRIPTION (continued) SERIAL DATA INTERFACE Serial data is input on SDIN1, SDIN2, SDIN3, and SDIN4. The PWM outputs and downmix are derived from SDIN1, SDIN2, and SDIN3. SDIN4 is a selectable pass-through signal that is available at SDOUT as an I2S output. The TAS5086 accepts 32-, 44.1-, 48-, 88.2-, 96-, 176.4-, and 192-kHz serial data in 16-, 20-, or 24-bit data in left-justified, right-justified, and I2S serial data formats. Serial data is output on SDOUT. The SDOUT data format is I2S 24-bit at the same data rate as the input. The SDOUT output is synchronized to use the SCLK and LRCLK signals. There is a 1- to 2.5-LRCLK frame delay from the input data to the output data, depending on the input serial data format. The SDOUT output has no I2C-controllable functions. It is always operational. The parameters of this clock and serial data interface input format are I2C configurable. I2C SERIAL CONTROL INTERFACE The TAS5086 has an I2C serial control slave interface to receive commands from a system controller. The serial control interface supports both normal-speed (100-kHz) and high-speed (400-kHz) operations without wait states. As an added feature, this interface operates even if MCLK is absent. The serial control interface supports both single-byte and multi-byte read and write operations for status registers and the general control registers associated with the PWM. The I2C interface supports a special mode that permits I2C write operations to be broken up into multiple-data write operations that are multiples of 4 data bytes. These are 6-, 10-, 14-, 18-, ... etc., -byte write operations that are composed of a device address, read/write bit, subaddress, and any multiple of 4 bytes of data. This permits the system to write large register values incrementally without blocking other I2C transactions. Figure 2 shows the data flow and control through the TAS5086. The major I2C registers are shown above each applicable block (e.g., 0x04 is the serial data format control register). 1 LF L' 0x04 SDIN1 SDIN2 SDIN3 R' MUX SDIN4 0x07– 0x0D MUX VOL MUX VOL 0x25 PWM_1 2 RF 0x20 Channel 1–6 Format 0x21 PWM_2 PWM_3 3 LS VOL 0x21 SDIN4 Downmix 1–5 L' PWM_4 4 RS R' VOL PWM 5C MUX PWM_5 MUX VOL (L'+R')/2 1–5 SEL PWM_6 Ch-6 Processing Channel 1–6 0x03 Downmix SDOUT 2 IS SDIN4 B0048-01 2 Figure 2. TAS5086 Data Flow Diagram With I C Registers Submit Documentation Feedback 9 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 DETAILED DESCRIPTION (continued) Channel-6 Processing Section Channel 6 has processing features that are directly applicable to the subwoofer channel. Bass Management 0x21 Ch 1–5 Ch 6 Sub 10 dB S MUX 0x0D 0x23 GainCompensated Biquad 0x24 LowPass Biquad VOL BQ1 BQ2 BQ1 (G) From Downmix (L’+R’)/2 B0050-01 Figure 3. Channel-6 Processing Block Diagram PWM Section The TAS5086 has six channels of high-performance digital PWM modulators that are designed to drive switching output stages (back ends) in both single-ended (SE) and H-bridge (bridge-tied load) configurations. The TAS5086 device uses noise-shaping and sophisticated error correction algorithms to achieve high power efficiency and high-performance digital audio reproduction. The TAS5086 uses a fourth-order noise shaper to provide >105-dB SNR performance from 20 Hz to 20 kHz. The TAS5086 PWM interface is described by using the following notation: PN + V where P = number of PWM signals per channel N = number of channels V = total number of valid signals used to reset the power stage For example, the TAS5086 initial interface format means that there is 1 PWM signal per channel (N = 6) and 1 valid signal is used to reset the power stages. The shorthand notation to describe this is 1N+1. The PWM section accepts 24-bit PCM data from the serial data interface and outputs six PWM audio output channels to drive 1N+1 single-ended and BTL power stages. The PWM interface supports: • TAS5186 in BTL or SE mode without any external glue logic, uses 1N+1 signaling. • TAS5142 in BTL or SE mode without any external glue logic, uses 1N+1 signaling. • TAS5111 SE without any external glue logic, and with a pulldown on the output, uses 1N+1 signaling. • TAS5111 BTL or TAS5112 BTL with one inverter per BTL channel of glue logic and a pulldown on the output, uses 1N+1 signaling from TAS5086, 2N+1 input to TAS5111/12. • TAS5112 SE (with external glue logic) See the application schematics for an example of the TAS5086 with the TAS5186 and the TAS5086 with TAS5112 SE and TAS5111 SE. 10 Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 DETAILED DESCRIPTION (continued) The TAS5086 has input multiplexers that allow any of the input channels to be routed to any PWM channel and output multiplexers to enable any PWM output to be routed to any PWM output pin. It also has individual channel dc-blocking filters that are enabled by default. Individual channel de-emphasis filters for 32, 44.1, and 48 kHz are included and can be enabled and disabled. There is also a two-channel downmix result that can be output on SDOUT (I2S format). This result also can be sent to the left and right front channels (channels 1 and 2) and/or to the center and subwoofer (channels 5 and 6) as well. A mixer on the subwoofer channel supports bass management configuration 1. PWM output characteristics • Up to 8× oversampling • 12× at fS = 32 kHz, 8× at fS = 48 kHz, 4× at fS = 96 kHz, 2× at fS = 192 kHz • 4th-order noise shaping • ≥105-dB dynamic range, 0–20 kHz (TAS5086 + TAS5186 system measured at speaker terminals) • THD < 0.06% (measured at TAS5086 outputs) • Adjustable maximum modulation limit of 93.8% to 99.2% Reset Timing (RESET) Control-signal parameters over recommended operating conditions (unless otherwise noted) Earliest time that M-State could be exited RESET tw(RESET) M-State tr(I2C_ready) tr(run) tr(DMSTATE) < 200 ns Determine SCLK rate and MCLK ratio. Enable via I2C. Start system T0029-03 PARAMETER tr(DMSTATE) Time to M-STATE low tw(RESET) Pulse duration, RESET active tr(I2C_ready) Time to enable I2C tr(run) Device start-up time MIN TYP 400 MAX UNIT 370 ns None 3 10 ns ms ms NOTE: Because a crystal time base is used, the system determines the CLK rates. Once the data rate and master clock ratio are determined, the system outputs audio if a master volume command is issued. Figure 4. Reset Timing Submit Documentation Feedback 11 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 Control-signal parameters over recommended operating conditions (unless otherwise noted) Power-Down (PDN) Timing Control-signal parameters over recommended operating conditions (unless otherwise noted) PDN M-State tp(DMSTATE) < 1 ms tsu T0030-02 PARAMETER tp(DMSTATE) MIN Number of MCLKs preceding the release of PDN tsu TYP Time to M-STATE low MAX UNIT 300 ?s 5 Device start-up time 120 ms Figure 5. Power-Down Timing Back-End Error (BKND_ERR) Control-signal parameters over recommended operating conditions (unless otherwise noted) tw(ER) BKND_ERR M-State or Valid2 Normal Operation Normal Operation tp(valid_high) tp(valid_low) tp(valid_high) tp(valid_low) tp(valid_low) T0031-02 PARAMETER tw(ER) Pulse duration, BKND_ERR active MIN 350 tp(valid_low) tp(valid_high) MAX UNIT None ns <100 I2C programmable to be between 1 to 10 ms Figure 6. Error Recovery Timing 12 TYP Submit Documentation Feedback –25 25 µs % of interval TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 Control-signal parameters over recommended operating conditions (unless otherwise noted) Mute Timing (MUTE) Control-signal parameters over recommended operating conditions (unless otherwise noted) MUTE VOLUME M-State Normal Operation Normal Operation td(VOL) td(VOL) T0032-01 PARAMETER td(VOL) MIN (1) TYP MAX Defined by rate setting(1) Volume ramp time UNIT ms See the Volume Control Register (0x0E) section. Figure 7. Mute Timing SERIAL INTERFACE CONTROL AND TIMING I2S TIMING I2S timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is low for the left channel and high for the right channel. A bit clock running at 64- fS is used to clock in the data. A delay of one bit clock occurs from the time the LRCLK signal changes state to the first bit of data on the data lines. The data is written MSB first and is valid on the rising edge of bit clock. The TAS5086 masks unused trailing data bit positions. Submit Documentation Feedback 13 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 SERIAL INTERFACE CONTROL AND TIMING (continued) 2-Channel I2S (Philips Format) Stereo Input/Output 32 Clks LRCLK (Note Reversed Phase) 32 Clks Left Channel Right Channel SCLK SCLK MSB 24-Bit Mode 23 22 LSB 9 8 5 4 5 4 1 0 1 0 1 MSB 0 LSB 23 22 9 8 5 4 19 18 5 4 1 0 15 14 1 0 1 0 20-Bit Mode 19 18 16-Bit Mode 15 14 T0034-04 2 Figure 8. I S 64-fS Format 2-Channel I2S (Philips Format) Stereo Input/Output (24-Bit Transfer Word Size) 24 Clks LRCLK 24 Clks Left Channel Right Channel SCLK SCLK MSB 24-Bit Mode 23 22 LSB 17 16 9 8 5 4 13 12 5 4 1 0 9 1 0 3 2 1 MSB 0 LSB 23 22 17 16 9 8 5 4 19 18 13 12 5 4 1 0 15 14 9 1 0 3 2 1 20-Bit Mode 19 18 16-Bit Mode 15 14 8 8 T0092-01 2 Figure 9. I S 48-fS Format 14 Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 SERIAL INTERFACE CONTROL AND TIMING (continued) LEFT-JUSTIFIED Left-justified (LJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 64- fS is used to clock in the data. The first bit of data appears on the data lines at the same time LRCLK toggles. The data is written MSB first and is valid on the rising edge of the bit clock. The TAS5086 masks unused trailing data bit positions. 2-Channel Left-Justified Stereo Input 32 Clks 32 Clks LRCLK LRCLK Right Channel Left Channel SCLK MSB 24-Bit Mode 23 22 LSB 9 8 5 4 5 4 1 0 1 0 1 0 MSB LSB 23 22 9 8 5 4 19 18 5 4 1 0 15 14 1 0 1 0 20-Bit Mode 19 18 16-Bit Mode 15 14 T0034-02 Figure 10. Left-Justified 64-fS Format Submit Documentation Feedback 15 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 SERIAL INTERFACE CONTROL AND TIMING (continued) 2-Channel Left-Justified Stereo Input (24-Bit Transfer Word Size) 24 Clks 24 Clks LRCLK Right Channel Left Channel SCLK SCLK MSB 24-Bit Mode 23 22 21 LSB 17 16 9 8 5 4 13 12 5 4 1 0 9 1 0 1 0 MSB LSB 23 22 21 17 16 9 8 5 4 19 18 17 13 12 5 4 1 0 15 14 13 9 1 0 1 0 20-Bit Mode 19 18 17 16-Bit Mode 15 14 13 8 8 T0092-02 Figure 11. Left-Justified 48-fS Format Right-Justified Right-justified (RJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 64- fS is used to clock in the data. The first bit of data appears on the data 8 bit-clock periods (for 24-bit data) after LRCLK toggles. In RJ mode, the LSB of data always is clocked by the last bit clock before LRCLK transitions. The data is written MSB first and is valid on the rising edge of bit clock. The TAS5086 masks unused leading data bit positions. 16 Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 SERIAL INTERFACE CONTROL AND TIMING (continued) 2-Channel Right-Justified (Sony Format) Stereo Input 32 Clks 32 Clks LRCLK Right Channel Left Channel SCLK MSB 24-Bit Mode LSB 23 22 19 18 15 14 1 0 19 18 15 14 1 0 15 14 1 0 MSB LSB 23 22 19 18 15 14 1 0 19 18 15 14 1 0 15 14 1 0 20-Bit Mode 16-Bit Mode T0034-03 Figure 12. Right-Justified 64-fS Format 2-Channel Left-Justified Stereo Input (24-Bit Transfer Word Size) 24 Clks 24 Clks LRCLK Right Channel Left Channel SCLK SCLK MSB 24-Bit Mode 23 22 LSB 19 18 15 14 6 5 2 1 0 19 18 15 14 6 5 2 1 0 15 14 6 5 2 1 0 MSB 23 22 LSB 19 18 15 14 6 5 2 1 0 19 18 15 14 6 5 2 1 0 15 14 6 5 2 1 0 20-Bit Mode 16-Bit Mode T0092-03 Figure 13. Right-Justified 48-fS Bit Format Submit Documentation Feedback 17 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 I2C SERIAL CONTROL INTERFACE The TAS5086 has a bidirectional Inter IC (I2C) interface that is compatible with the I2C bus protocol and supports both 100-kb/s and 400-kb/s data transfer rates for single- and multiple-byte write and read operations. The control interface is used to program the registers of the device and to read device status. The TAS5086 supports wait-state insertions by other I2C devices on the bus. However, the TAS5086 performs all I2C operations without I2C wait cycles. The TAS5086 supports the standard-mode I2C bus operation (100 kHz maximum) and the fast I2C bus operation (400 kHz maximum). GENERAL I2C OPERATION The I2C bus employs two signals, SDA (data) and SCL (clock), to communicate between integrated circuits in a system. Data is transferred on the bus serially, one bit at a time. The address and data are transferred in byte (8-bit) format with the most-significant bit (MSB) transferred first. In addition, each byte transferred on the bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master device driving a start condition on the bus and ends with the master device driving a stop condition on the bus. The bus uses transitions on the data terminal (SDA) while the clock is high to indicate start and stop conditions. A high-to-low transition on SDA indicates a start and a low-to-high transition indicates a stop. Normal data-bit transitions must occur within the low time of the clock period. These conditions are shown in Figure 14. The master generates the 7-bit slave address and the read/write (R/W) bit to open communication with another device and then wait for an acknowledge condition. The TAS5086 holds SDA low during acknowledge clock period to indicate an acknowledgment. When this occurs, the master transmits the next byte of the sequence. Each device is addressed by a unique 7-bit slave address plus R/W bit (1 byte). All compatible devices share the same signals via a bidirectional bus using a wired-AND connection. An external pullup resistor must be used for the SDA and SCL signals to set the HIGH level for the bus. SDA R/ A 8-Bit Register Address (N) W 7-Bit Slave Address 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 8-Bit Register Data For Address (N) A 7 6 5 4 3 2 1 8-Bit Register Data For Address (N) A 0 7 6 5 4 3 2 1 A 0 SCL Start Stop T0035-01 2 Figure 14. Typical I C Sequence An unlimited number of bytes can be transmitted between start and stop conditions. When the last word transfers, the master generates a stop condition to release the bus. A generic data transfer sequence is shown in Figure 14. The 7-bit address for the TAS5086 is 0011011. SINGLE- AND MULTIPLE-BYTE TRANSFERS The serial control interface supports both single-byte and multiple-byte read/write operations for status registers and the general control registers associated with the PWM. However, for the DAP data processing registers, the serial control interface supports only multiple-byte (4-byte) read/write operations. During multiple-byte read operations, the TAS5086 responds with data, a byte at a time, starting at the subaddress assigned, as long as the master device continues to respond with acknowledges. If a particular subaddress does not contain 32 bits, the unused bits are read as logic 0. 18 Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 I2C SERIAL CONTROL INTERFACE (continued) During multiple-byte write operations, the TAS5086 compares the number of bytes transmitted to the number of bytes that are required for each specific subaddress. If a write command is received for a biquad subaddress, the TAS5086 expects to receive five 32-bit words. If fewer than five 32-bit data words have been received when a stop command (or another start command) is received, the data received is discarded. Similarly, if a write command is received for a mixer coefficient, the TAS5086 expects to receive one 32-bit word. Supplying a subaddress for each subaddress transaction is referred to as random I2C addressing. The TAS5086 also supports sequential I2C addressing. For write transactions, if a subaddress is issued, followed by data for that subaddress and the 15 subaddresses that follow, a sequential I2C write transaction has taken place, and the data for all 16 subaddresses is successfully received by the TAS5086. For I2C sequential write transactions, the subaddress then serves as the start address and the amount of data subsequently transmitted, before a stop or start is transmitted, determines how many subaddresses are written. As was true for random addressing, sequential addressing requires that a complete set of data be transmitted. If only a partial set of data is written to the last subaddress, the data for the last subaddress is discarded. However, all other data written is accepted; just the incomplete data is discarded. SINGLE-BYTE WRITE As shown is Figure 15, a single-byte data write transfer begins with the master device transmitting a start condition, followed by the I2C device address and the read/write bit. The read/write bit determines the direction of the data transfer. For a write data transfer, the read/write bit must be set to 0. After receiving the correct I2C device address and the read/write bit, the TAS5086 device responds with an acknowledge bit. Next, the master transmits the address byte or bytes corresponding to the TAS5086 internal memory address being accessed. After receiving the address byte, the TAS5086 again responds with an acknowledge bit. Next, the master device transmits the data byte to be written to the memory address being accessed. After receiving the data byte, the TAS5086 again responds with an acknowledge bit. Finally, the master device transmits a stop condition to complete the single-byte data write transfer. Start Condition Acknowledge A6 A5 A4 A3 A2 A1 A0 Acknowledge R/W ACK A7 A6 I2C Device Address and Read/Write Bit A5 A4 A3 A2 A1 Acknowledge A0 ACK D7 D6 D5 Subaddress D4 D3 D2 D1 D0 ACK Stop Condition Data Byte T0036-01 Figure 15. Single-Byte Write Transfer MULTIPLE-BYTE WRITE AND INCREMENTAL MULTIPLE-BYTE WRITE A multiple-byte data write transfer is identical to a single-byte data write transfer, except that multiple data bytes are transmitted by the master device to TAS5086 as shown in Figure 16. After receiving each data byte, the TAS5086 responds with an acknowledge bit. Start Condition Acknowledge A6 A5 A1 A0 R/W ACK A7 I2C Device Address and Read/Write Bit A6 A5 A4 A3 Subaddress A1 Acknowledge Acknowledge Acknowledge Acknowledge A0 ACK D7 D0 ACK D7 D0 ACK D7 D0 ACK First Data Byte Other Data Bytes Last Data Byte Stop Condition T0036-02 Figure 16. Multiple-Byte Write Transfer The I2C supports a special mode that permits I2C write operations to be broken up into multiple data write operations that are multiples of 4 data bytes. These are 6-, 10-, 12-, 16-, ..., etc., -byte write operations that are composed of a device address, read/write bit, and subaddress and any multiple of 4 bytes of data. This permits the system to write large register values incrementally without blocking other I2C transactions. Submit Documentation Feedback 19 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 I2C SERIAL CONTROL INTERFACE (continued) This feature is enabled by the append subaddress ( 0xFE) in the TAS5086. The append address, 0xFE, enables the TAS5086 to append an integer number of 4-, 8-, 12-, 16-, … byte blocks of data to a register that was opened by a previous I2C register write operation, but has not received its complete number of data bytes. When the correct number of bytes has been received, the TAS5086 starts processing the data. The procedure to perform a multiple-byte write operation is as follows. 1. Start a normal I2C write operation by sending the device address, write bit, register subaddress, and an integer number of 4-byte data blocks. At the end of that sequence, a stop condition is sent. At this point the register has been opened. It then accepts the remaining data sent by one or more write operations, consisting of an integer number of 4-byte blocks. This data should be written to the append subaddress (0xFE). 2. At a later time, one or more append data transfers are performed to incrementally transfer the remaining number of bytes in sequential order to complete the register write operation. Each of these append operations is composed of the device address, write bit, append subaddress (0 FE), and an integer number of four bytes of data, followed by a stop condition. 3. The operation is terminated due to an error condition, and the data is flushed: – If a new subaddress is written to the TAS5086 before the correct number of bytes has been written – If a noninteger number of 4 bytes is written at the beginning or during any of the append operations – If a read bit is sent SINGLE-BYTE READ As shown in Figure 17, a single-byte data read transfer begins with the master device transmitting a start condition, followed by the I2C device address and the read/write bit. For the data read transfer, both a write followed by a read are actually done. Initially, a write is done to transfer the address byte or bytes of the internal memory address to be read. As a result, the read/write bit is set to a 0. After receiving the TAS5086 address and the read/write bit, the TAS5086 responds with an acknowledge bit. In addition, after sending the internal memory address byte or bytes, the master device transmits another start condition, followed by the TAS5086 address and the read/write bit again. This time, the read/write bit is set to 1, indicating a read transfer. After receiving the TAS5086 and the read/write bit, the TAS5086 again responds with an acknowledge bit. Next, the TAS5086 transmits the data byte from the memory address being read. After receiving the data byte, the master device transmits a not-acknowledge, followed by a stop condition, to complete the single-byte data read transfer. Repeat Start Condition Start Condition Acknowledge A6 A5 A1 A0 R/W ACK A7 I2C Device Address and Read/Write Bit Acknowledge A6 A5 A4 Subaddress A0 ACK Not Acknowledge Acknowledge A6 A5 A1 A0 R/W ACK D7 I2C Device Address and Read/Write Bit D6 D1 Data Byte D0 ACK Stop Condition T0036-03 Figure 17. Single-Byte Read Transfer MULTIPLE-BYTE READ A multiple-byte data read transfer is identical to a single-byte data read transfer, except that multiple data bytes are transmitted by the TAS5086 to the master device as shown in Figure 18. Except for the last data byte, the master device responds with an acknowledge bit after receiving each data byte. 20 Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 I2C SERIAL CONTROL INTERFACE (continued) Repeat Start Condition Start Condition Acknowledge A6 A0 R/W ACK A7 I2C Device Address and Read/Write Bit Acknowledge A6 A5 Acknowledge A0 ACK A6 A0 R/W ACK D7 I2C Device Address and Read/Write Bit Subaddress Acknowledge D0 ACK D7 First Data Byte Acknowledge Not Acknowledge D0 ACK D7 D0 ACK Other Data Bytes Stop Condition Last Data Byte T0036-04 Figure 18. Multiple-Byte Read Transfer COMMAND CHARACTERISTICS The TAS5086 has two groups of I2C commands. One set is commands that are designed specifically to be operated while audio is streaming and that have built-in mechanisms to prevent noise, clicks, and pops. The other set does not have this built-in protection. Commands that are designed to be adjusted while audio is streaming • Master volume • Master mute • Individual channel volume • Individual channel mute Commands that the system executes without additional processing to prevent noise, clicks, or pops (in a number of cases this does not produce an audible click and pop) • Serial data interface format • De-emphasis • Sample rate conversion • Input multiplexer • Output multiplexer • Biquads • Downmix • Channel delay • Enable/disable automatic MCLK and data-rate detection • Manual or automatic MCLK and data-rate setting • Enable/disable dc blocking • Hard/soft unmute from clock error SERIAL CONTROL INTERFACE REGISTER SUMMARY SUBADDRESS REGISTER NAME NO. OF BYTES CONTENTS INITIALIZATION VALUE A u indicates unused bits 0x00 Clock control register 1 Description shown in subsequent section 6C 0x01 Device ID register 1 Description shown in subsequent section 03 0x02 Error status register 1 Description shown in subsequent section 00 0x03 System control register 1 1 Description shown in subsequent section A0 0x04 Serial data interface register 1 Description shown in subsequent section 05 0x05 System control register 2 1 Description shown in subsequent section 60 0x06 Softmute register 1 Description shown in subsequent section 00 0x07 Master volume 1 Description shown in subsequent section FF (mute) Submit Documentation Feedback 21 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 SERIAL CONTROL INTERFACE REGISTER SUMMARY (continued) SUBADDRESS NO. OF BYTES REGISTER NAME INITIALIZATION VALUE 0x08 Channel 1 vol 1 Description shown in subsequent section 30 (0 dB) 0x09 Channel 2 vol 1 Description shown in subsequent section 30 (0 dB) 0x0A Channel 3 vol 1 Description shown in subsequent section 30 (0 dB) 0x0B Channel 4 vol 1 Description shown in subsequent section 30 (0 dB) 0x0C Channel 5 vol 1 Description shown in subsequent section 30 (0 dB) 0x0D Channel 6 vol 1 Description shown in subsequent section 30 (0 dB) 0x0E Volume control register 1 Description shown in subsequent section B1 RESERVED (1) 0x0F 0x10 Modulation limit register 1 Description shown in subsequent section 02 RESERVED (1) 0x11–0x17 0x18 PWM start register 1 Description shown in subsequent section 3F 0x19 Surround register 1 Description shown in subsequent section 00 0x1A Split cap charge period register 1 Description shown in subsequent section 18 0x1B OSC_TRIM 1 Oscillator Trim Register 82 0x1C BKNDERR register 1 BKNDErr Register 05 RESERVED (1) 0x1D–0x1F 0x20 Input MUX register 4 Description shown in subsequent section 0x00, 0x01, 0x23, 0x45 0x21 Downmix input MUX register 4 Description shown in subsequent section 0x00, 0x00, 0x00, 0x3F 0x22 AM tuned frequency 4 Description shown in subsequent section 0x00, 0x00, 0x00, 0x00 0x23 ch6_bq[1] 20 b0[25:24] b0[(23:16], b0[15:8], b0[7:0] 0x00, 0x80, 0x00, 0x00 b1[25:24] b1[23:16], b1[15:8], b1[7:0] 0x00, 0x00, 0x00, 0x00 b2[25:24] b2[23:16], b2[15:8], b2[7:0] 0x00, 0x00, 0x00, 0x00 a1[25:24] a1[23:16], a1[15:8], a1[7:0] 0x00, 0x00, 0x00, 0x00 a2[25:24] a2[23:16], a2[15:8], a2[7:0] 0x00, 0x00, 0x00, 0x00 b0[25:24] b0[23:16], b0[15:8], b0[7:0] 0x00, 0x80, 0x00, 0x00 b1[25:24] b1[23:16], b1[15:8], b1[7:0] 0x00, 0x00, 0x00, 0x00 b2[25:24] b2[23:16], b2[15:8], b2[7:0] 0x00, 0x00, 0x00, 0x00 a1[25:24] a1[23:16], a1[15:8], a1[7:0] 0x00, 0x00, 0x00, 0x00 a2[25:24] a2[23:16], a2[15:8], a2[7:0] 0x00, 0x00, 0x00, 0x00 Shown in Subsection section 0x00, 0x32, 0x45, 0x10 x[25:24] x[23:16], x[15:8], x[7:0] 0x00, 0x80, 0x00, 0x00 0x24 ch6_bq[2] 0x25 PWM MUX register 0x26 1/G register 20 4 RESERVED (1) 0x27 0x28 Scale register 4 0xFE x[25:24] x[23:16], x[15:8], x[7:0] 0x00, 0x80, 0x00, 0x00 RESERVED (1) 0x29–0xFD Repeat subaddress 4+4N 0x00, 0x00, 0x00, 0x00 RESERVED (1) 0xFF (1) CONTENTS Reserved registers should not be accessed. CLOCK CONTROL REGISTER (0x00) In the manual mode, the clock control register provides a way for the system microprocessor to update the data and clock rates, based on the sample rate and associated clock frequencies. In the autodetect mode, the clocks are determined automatically by the TAS5086. In this case, the clock control register contains the autodetected clock status as automatically detected. Bits D7–D5 selects the sample rate. Bits D4–D2 select the MCLK frequency. Bit D1 selects the bit clock (SCLK) frequency. Bit D0 is used in manual mode only. In this mode, when the clocks are updated, a 1 must be written to D1 to inform the TAS5086 that the written clocks are valid. 22 Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 Table 1. Clock Control Register (0x00) (1) D7 D6 D5 D4 D3 D2 D1 D0 0 0 0 – – – – – fS = 32-kHz sample rate 0 0 1 – – – – – fS = 38-kHz sample rate 0 1 0 – – – – – fS = 44.1-kHz sample rate 0 1 1 – – – – – fS = 48-kHz sample rate 1 0 0 – – – – – fS = 88.2- kHz sample rate 1 0 1 – – – – – fS = 96-kHz sample rate 1 1 0 – – – – – fS = 176.4-kHz sample rate 1 1 1 – – – – – fS = 192-kHz sample rate – – – 0 0 0 – – MCLK frequency = 64 × fS (2) – – – 0 0 1 – – MCLK frequency = 128 × fS – – – 0 1 0 – – MCLK frequency = 192 × fS – – – 0 1 1 – – MCLK frequency = 256 × fS – – – 1 0 0 – – MCLK frequency = 384 × fS – – – 1 0 1 – – MCLK frequency = 512 × fS – – – 1 1 0 – – Reserved – – – 1 1 1 – – Reserved – – – – – – 1 – Bit clock (SCLK) frequency = 48 × fS – – – – – – 0 – Bit clock (SCLK) frequency = 64 × fS – – – – – – – 0 Clock not valid (in manual mode only) – – – – – – – 1 Clock valid (in manual mode only) (1) (2) FUNCTION Default values are in bold Rate not available for 32-, 44.1-, 48-, 88.2-, and 96-kHz data rates DEVICE ID REGISTER (0x01) The device ID register contains the ID code for the TAS5086. Table 2. General Status Register (0x01) D7 D6 D5 D4 D3 D2 D1 D0 0 – FUNCTION Default 0 0 0 0 0 1 1 Identification code for the TAS5086 Submit Documentation Feedback 23 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 ERROR STATUS REGISTER (0x02) Note that the error bits are sticky bits that are not cleared by the hardware. This means that the software must clear the register (write zeroes) and then read them to determine if there are any persistent errors. Table 3. Error Status Register (0x02) D7 D6 D5 D4 D3 D2 D1 D0 – 1 – – – – – – PLL auto lock error FUNCTION – – 1 – – – – – SCLK error – – – 1 – – – – LRCLK error – – – – 1 – – – Frame slip – 0 0 0 0 0 0 0 No errors SYSTEM CONTROL REGISTER 1 (0x03) System control register 1 has several functions: Bit D7: If 0, the dc-blocking filter for each channel is disabled. If 1, the dc-blocking filter (–3-dB cutoff < 1 Hz) for each channel is enabled (default). Bit D6: Not used Bit D5: If 0, use soft unmute on recovery from clock error. This is a slow recovery. If 1, use hard unmute on recovery from clock error (default). This is a fast recovery. Bit D4: If 0, the downmix is output on SDOUT as I2S signal (default). If 1, SDIN4 is output on SDOUT as I2S signal. Bit D3: If 0, clock autodetect is enabled (default). If 1, clock autodetect is disabled. Bit D2: If 0, soft start is enabled (default). If 1, soft start is disabled. Bit D1-D2: Select de-emphasis Table 4. System Control Register 1 (0x03) D7 D6 D5 D4 D3 D2 D1 D0 0 – – – – – – – PWM high-pass (dc blocking) disabled 1 – – – – – – – PWM high-pass (dc blocking) enabled – – 0 – – – – – Soft unmute on recovery from clock error – – 1 – – – – – Hard unmute on recovery from clock error – – – 0 – – – – Output downmix on SDOUT – – – 1 – – – – Output SDIN4 mix on SDOUT – – – – 0 – – – Enable clock autodetect – – – – 1 – – – Disable clock autodetect – – – – – 0 – – Enable soft start – – – – – 1 – – Disable soft start – – – – – – 0 0 No de-emphasis – – – – – – 0 1 De-emphasis for fS = 32 kHz – – – – – – 1 0 De-emphasis for fS = 44.1 kHz – – – – – – 1 1 De-emphasis for fS = 48 kHz 24 FUNCTION Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 SERIAL DATA INTERFACE REGISTER (0x04) As shown in Table 5, the TAS5086 supports nine serial data modes. The default is 24-bit, I2S mode. Table 5. Serial Data Interface Control Register (0x04) Format RECEIVE SERIAL DATA INTERFACE FORMAT WORD LENGTHS D7–D4 D3 D2 D1 D0 Right-justified 16 0000 0 0 0 0 Right-justified 20 0000 0 0 0 1 Right-justified 24 0000 0 0 1 0 I2S 16 0000 0 0 1 1 I2S 20 0000 0 1 0 0 I2S 24 0000 0 1 0 1 Left-justified 16 0000 0 1 1 0 Left-justified 20 0000 0 1 1 1 Left-justified 24 0000 1 0 0 0 Reserved 0000 1 0 0 1 Reserved 0000 1 0 1 0 Reserved 0000 1 0 1 1 Reserved 0000 1 1 0 0 Reserved 0000 1 1 0 1 Reserved 0000 1 1 1 0 Reserved 0000 1 1 1 1 Default values are in bold SYSTEM CONTROL REGISTER 2 (0x05) Bit D6 is a control bit and bit D5 is a configuration bit. When bit D6 is set low, the system starts playing; otherwise, the outputs are shut down. Bit D5 defines the configuration of the system, i.e., it determines what configuration the system runs in when bit D6 is set low. When this bit is asserted, the system is configured to surround, meaning all channels are switching. Otherwise, only a subset of the PWMs runs, corresponding to a 2.0 or 2.1 configuration as determined by the surround register (0x19). Bit D5 should be changed only when bit D6 is set, meaning that it is only possible to switch configuration from surround to 2.0/2.1 by resetting the TAS5086 and then restarting it again in the new configuration. Table 6. System Control Register 2 (0x05) D7 D6 D5 D4 D3 D2 D1 D0 FUNCTION – 1 X – – – – – All channels are shut down (hard mute). – 1 1 – – – – – All channels are shut down (hard mute). VALID1 = 0 and VALID2 = 0 – 0 1 – – – – – When D6 is deasserted, all channels are started. VALID1 = 1 and VALID2 = 1 – 0 0 – – – – – When D6 is deasserted, all channels not belonging to shutdown group 1 are started. VALID1 = 0 and VALID2 = 1 Submit Documentation Feedback 25 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 SOFT MUTE REGISTER (0x06) Table 7. Soft Mute Register (0x06) D7 D6 D5 D4 D3 D2 D1 D0 – – – – – – – 1 Soft mute channel 1 FUNCTION – – – – – – 1 – Soft mute channel 2 – – – – – 1 – – Soft mute channel 3 – – – – 1 – – – Soft mute channel 4 – – – 1 – – – – Soft mute channel 5 – – 1 – – – – – Soft mute channel 6 0 0 0 0 0 0 0 0 Unmute all channels VOLUME REGISTERS (0x07, 0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D) Master volume – 0x07 (default is mute) Channel 1 volume – 0x08 (default is 0 dB) Channel 2 volume – 0x09 (default is 0 dB) Channel 3 volume – 0x0A (default is 0 dB) Channel 4 volume – 0x0B (default is 0 dB) Channel 5 volume – 0x0C (default is 0 dB) Channel 6 volume – 0x0D (default is 0 dB) Table 8. Volume Register 26 D7 D6 D5 D4 D3 D2 D1 D0 FUNCTION 0 0 0 0 0 0 0 0 +24 dB 0 0 1 1 0 0 0 0 0 dB (default for individual channel volume) 1 1 1 1 1 1 1 0 –103 dB 1 1 1 1 1 1 1 1 MUTE (default for master volume) Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 VOLUME CONTROL REGISTER (0x0E) Bit D7: Reserved = 1 Bit D6: If 0, then biquad 1 (BQ1) volume compensation part only is disabled (default). If 1, then BQ1 volume compensation is enabled. Bit D5: If 0, disable 38-kHz detection (38 kHz should be set manually by the microprocessor) . If 1, enable 38-kHz detection. Bit D4: Reserved = 1 Bit D3: Not used Bits D2–D0: Volume slew rate Table 9. Volume Control Register (0x0E) D7 D6 D5 D4 D3 D2 D1 D0 FUNCTION 1 – – – – – – – Reserved (must be 1) – 0 – – – – – – Disable biquad volume compensation – 1 – – – – – – Enable biquad volume compensation – – 1 – – – – – Reserved = 1 – – – 1 – – – – Reserved (must be 1) MODULATION LIMIT REGISTER (0x10) Set modulation limit. See the appropriate power stage data sheet for recommended modulation limits. Table 10. Modulation Limit Register (0x10) D7 D6 D5 D4 D3 D2 D1 D0 LIMIT [DCLKs] MIN WIDTH [DCLKs] MODULATION LIMIT – – – – – 0 0 0 1 2 99.2% – – – – – 0 0 1 2 4 98.4% – – – – – 0 1 0 3 6 97.7% – – – – – 0 1 1 4 8 96.9% – – – – – 1 0 0 5 10 96.1% – – – – – 1 0 1 6 12 95.3% – – – – – 1 1 0 7 14 94.5% – – – – – 1 1 1 8 16 93.8% Submit Documentation Feedback 27 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 PWM START REGISTER (0x18) Bits D7 and D6 always should be set to 0. Bits D5–D0: Define which PWMs are used for charging the split capacitors and which PWMs should stay low, indicating the output stages are to be held in Hi-Z under split-capacitor charging. For most systems, this register is always 0x3F. The setting depends on how the back end is connected. Table 11. PWM Start Register (0x18) 28 D7 D6 D5 D4 D3 D2 D1 D0 FUNCTION 0 – – – – – – – Reserved = 0 – 0 – – – – – – Reserved = 0 – – 1 – – – – – Start channel 6 under part 1 of the start – – 0 – – – – – Start channel 6 under part 2 of the start – – – 1 – – – – Start channel 5 under part 1 of the start – – – 0 – – – – Start channel 5 under part 2 of the start – – – – 1 – – – Start channel 4 under part 1 of the start – – – – 0 – – – Start channel 4 under part 2 of the start – – – – – 1 – – Start channel 3 under part 1 of the start – – – – – 0 – – Start channel 3 under part 2 of the start – – – – – – 1 – Start channel 2 under part 1 of the start – – – – – – 0 – Start channel 2 under part 2 of the start – – – – – – – 1 Start channel 1 under part 1 of the start – – – – – – – 0 Start channel 1 under part 2 of the start Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 SURROUND REGISTER (0x19) Defines which channels should be running in the 2.0/2.1 mode. The channels having their surround register set (HIGH) belong to shutdown group 1. They are associated with VALID1. VALID1 is the signal that is driven low to disable channels when the system is operating in, for example, stereo mode or 2.1 mode. Example: If PWM_1 PWM_2 PWM_3 PWM_4 PWM_5 PWM_6 connects connects connects connects connects connects to to to to to to front left front right surround left surround right center sub and you have a 2.1 mode, then VALID1 connects to the reset of surround left, surround right, and center. VALID2 connects to the reset of front left, front right, and sub. That means that the surround register (0x19) is loaded with 0001 1100b = 0x1C. Important note: You must always change channel modes with all channels shut down (register 0x05 = 60). Table 12. Surround Register (0x19) D7 D6 D5 D4 D3 D2 D1 D0 – – 1 – – – – – PWM_6 belongs to shutdown group 1 (VALID1) FUNCTION – – 0 – – – – – PWM_6 belongs to shutdown group 2 (VALID2) – – – 1 – – – – PWM_5 belongs to shutdown group 1 (VALID1) – – – 0 – – – – PWM_5 belongs to shutdown group 2 (VALID2) – – – – 1 – – – PWM_4 belongs to shutdown group 1 (VALID1) – – – – 0 – – – PWM_4 belongs to shutdown group 2 (VALID2) – – – – – 1 – – PWM_3 belongs to shutdown group 1 (VALID1) – – – – – 0 – – PWM_3 belongs to shutdown group 2 (VALID2) – – – – – – 1 – PWM_2 belongs to shutdown group 1 (VALID1) – – – – – – 0 – PWM_2 belongs to shutdown group 2 (VALID2) – – – – – – – 1 PWM_1 belongs to shutdown group 1 (VALID1) – – – – – – – 0 PWM_1 belongs to shutdown group 2 (VALID2) Submit Documentation Feedback 29 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 SPLIT CAPACITOR CHARGE PERIOD REGISTER (0x1A) This register should contain the code that closely matches the external single-ended split capacitor charge period. The TAS5086 waits for this period of time before starting the PWM signals. This helps reduce pops and clicks. This is used only with the split-capacitor configuration. Table 13. Split Capacitor Charge Period Register (0x1A) D7 D6 D5 D4 D3 D2 D1 D0 – – – 0 0 – – – No split capacitor charge period – – – 0 1 0 0 0 13-ms split capacitor charge period – – – 0 1 0 0 1 16.9-ms split capacitor charge period – – – 0 1 0 1 0 23.4-ms split capacitor charge period – – – 0 1 0 1 1 31.2-ms split capacitor charge period – – – 0 1 1 0 0 41.6-ms split capacitor charge period – – – 0 1 1 0 1 54.6-ms split capacitor charge period – – – 0 1 1 1 0 72.8-ms split capacitor charge period – – – 0 1 1 1 1 96.2-ms split capacitor charge period – – – 1 0 0 0 0 130-ms split capacitor charge period – – – 1 0 0 0 1 156-ms split capacitor charge period – – – 1 0 0 1 0 234-ms split capacitor charge period – – – 1 0 0 1 1 312-ms split capacitor charge period – – – 1 0 1 0 0 416-ms split capacitor charge period – – – 1 0 1 0 1 546-ms split capacitor charge period – – – 1 0 1 1 0 728-ms split capacitor charge period – – – 1 0 1 1 1 962-ms split capacitor charge period – – – 1 1 0 0 0 1300-ms split capacitor charge period – – – 1 1 0 0 1 1690-ms split capacitor charge period – – – 1 1 0 1 0 2340-ms split capacitor charge period – – – 1 1 0 1 1 3120-ms split capacitor charge period – – – 1 1 1 0 0 4160-ms split capacitor charge period – – – 1 1 1 0 1 5460-ms split capacitor charge period – – – 1 1 1 1 0 7280-ms split capacitor charge period – – – 1 1 1 1 1 9620-ms split capacitor charge period 30 FUNCTION Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 OSCILLATOR TRIM REGISTER (0x1B) The TAS5086 PWM processor contains an internal oscillator for PLL reference. This reduces system cost because an external reference is not required. Currently, TI recommends a trim resistor value of 18.0 kΩ (E12, 1%). This should be connected between TAS5086 pin 14 (OSC_RES) and pin 12 (DVSS). Two procedures are available for trimming the internal oscillator. The factory-trim procedure is recommended for most users. This procedure simply enables the factory trim that was previously done at the TAS5086 factory. Note that only one trim procedure should be used. It always should be run following reset of the TAS5086. Oscillator Factory-Trim Enable Procedure Example 1. Reset the TAS5086 (power up or toggle the RESET pin). 2. Write data 0x00 to register 0x1B (enable factory trim). 3. Write data 0x20 to register 0x05 (start all channels). 4. Write data 0x30 to register 0x07 (unmute and set master volume to 0 dB). Oscillator Field-Trim Procedure Example (Use only if input LRCLK frequency is known) 1. Reset the TAS5086 (power up or toggle the RESET pin). 2. Provide a known LRCLK (e.g., 48 kHz). 3. Write LRCLK frequency to register 0x00 (e.g., for 48 kHz, write 0x6D to register 0x00). 4. Write data 0x03 to register 0x1B (field-trim command). 5. Write data 0x20 to register 0x05 (start all channels). 6. Write data 0x30 to register 0x07 (unmute and set master volume to 0 dB). Table 14. Oscillator Trim Register (0x1B) D7 D6 D5 D4 D3 D2 D1 D0 FUNCTION – 0 – – – – – – Oscillator trim not done (read only) – 1 – – – – – – Oscillator trim done – – 0 0 0 0 – – Reserved – – – – – – 0 – Select factory trim – – – – – – 1 – Select field trim – – – – – – – 1 Trim oscillator command BKNDERR REGISTER (0x1C) When a back-end error signal is received (BKND_ERR = LOW), all the output stages are reset by setting all PWM, VALID1, and VALID2 signals LOW. Subsequently, the modulator waits approximately for the time listed in Table 15 before initiation of a reset. Table 15. BKNDERR Register (0x1C) D7 D6 D5 D4 D3 D2 D1 D0 – – – – 0 0 0 0 Set back-end reset period to < 1.3 ms FUNCTION – – – – 0 0 0 1 Set back-end reset period to 1.3 ms – – – – 0 0 1 0 Set back-end reset period to 2.6 ms – – – – 0 0 1 1 Set back-end reset period to 3.9 ms – – – – 0 1 0 0 Set back-end reset period to 5.2 ms – – – – 0 1 0 1 Set back-end reset period to 6.5 ms – – – – 0 1 1 0 Set back-end reset period to 7.8 ms – – – – 0 1 1 1 Set back-end reset period to 9.1 ms – – – – 1 0 0 0 Set back-end reset period to 10.4 ms – – – – 1 0 0 1 Set back-end reset period to 11.7 ms – – – – 1 0 1 0 Set back-end reset period to 13 ms Submit Documentation Feedback 31 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 Table 15. BKNDERR Register (0x1C) (continued) D7 D6 D5 D4 D3 D2 D1 D0 FUNCTION – – – – 1 0 1 1 Set back-end reset period to 13 ms – – – – 1 1 X X Set back-end reset period to 13 ms INPUT MULTIPLEXER REGISTER (0x20) The hexadecimal value for each nibble is the channel number. For each input multiplexer, any input from SDIN1, SDIN2, and SDIN3 can be mapped to any internal TAS5086 channel. Default is 0x0001 2345. Table 16. Input Multiplexer Register (0x20) 32 D31 D30 D29 D28 D27 D26 D25 D24 FUNCTION 0 0 0 0 0 0 0 0 D23 D22 D21 D20 D19 D18 D17 D16 0 0 0 0 – – – – SDIN1-L to channel 1 0 0 0 1 – – – – SDIN1-R to channel 1 0 0 1 0 – – – – SDIN2-L to channel 1 0 0 1 1 – – – – SDIN2-R to channel 1 D23 D22 D21 D20 D19 D18 D17 D16 0 1 0 0 – – – – SDIN3-L to channel 1 0 1 0 1 – – – – SDIN3-R to channel 1 0 1 1 0 – – – – Ground (0) to channel 1 0 1 1 1 – – – – No connection – – – – 0 0 0 0 SDIN1-L to channel 2 – – – – 0 0 0 1 SDIN1-R to channel 2 – – – – 0 0 1 0 SDIN2-L to channel 2 – – – – 0 0 1 1 SDIN2-R to channel 2 – – – – 0 1 0 0 SDIN3-L to channel 2 – – – – 0 1 0 1 SDIN3-R to channel 2 – – – – 0 1 1 0 Ground (0) to channel 2 – – – – 0 1 1 1 No connection D15 D14 D13 D12 D11 D10 D9 D8 0 0 0 0 – – – – SDIN1-L to channel 3 0 0 0 1 – – – – SDIN1-R to channel 3 0 0 1 0 – – – – SDIN2-L to channel 3 0 0 1 1 – – – – SDIN2-R to channel 3 0 1 0 0 – – – – SDIN3-L to channel 3 0 1 0 1 – – – – SDIN3-R to channel 3 0 1 1 0 – – – – Ground (0) to channel 3 0 1 1 1 – – – – No connection – – – – 0 0 0 0 SDIN1-L to channel 4 – – – – 0 0 0 1 SDIN1-R to channel 4 – – – – 0 0 1 0 SDIN2-L to channel 4 – – – – 0 0 1 1 SDIN2-R to channel 4 – – – – 0 1 0 0 SDIN3-L to channel 4 – – – – 0 1 0 1 SDIN3-R to channel 4 – – – – 0 1 1 0 Ground (0) to channel 4 – – – – 0 1 1 1 No connection Reserved = 0x00 FUNCTION FUNCTION FUNCTION Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 Table 16. Input Multiplexer Register (0x20) (continued) D7 D6 D5 D4 D3 D2 D1 0 0 0 0 – – – 0 0 0 1 – – – 0 0 1 0 – – 0 0 1 1 – – 0 1 0 0 – 0 1 0 1 – 0 1 1 0 0 1 1 1 – – – – – – – D0 FUNCTION SDIN1-L to channel 5 – SDIN1-R to channel 5 – SDIN2-L to channel 5 – SDIN2-R to channel 5 – – SDIN3-L to channel 5 – – – SDIN3-R to channel 5 – – – – Ground (0) to channel 5 – – – – No connection – 0 0 0 0 SDIN1-L to channel 6 – – 0 0 0 1 SDIN1-R to channel 6 – – – 0 0 1 0 SDIN2-L to channel 6 – – – 0 0 1 1 SDIN2-R to channel 6 – – – – 0 1 0 0 SDIN3-L to channel 6 – – – – 0 1 0 1 SDIN3-R to channel 6 – – – – 0 1 1 0 Ground (0) to channel 6 – – – – 0 1 1 1 No connection Submit Documentation Feedback 33 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 DOWNMIX INPUT MULTIPLEXER REGISTER (0x21) Bits D31-D16: Unused Bits D15-D13: For this description, see Figure 2. Bit D12: If 1, selects downmix data L’ to TAS5086 internal channel 1 If 0, selects channel 1 data (from input multiplexer 1) to the TAS5086 internal channel 1 Bit D11: If 1, selects downmix data R’ to the TAS5086 internal channel 2 If 0, selects channel 2 data (from input multiplexer 2) to the TAS5086 internal channel 2 Bit D10: If 1, selects downmix data (L’+R’)/2 to the TAS5086 internal channel 5 If 0, selects channel 5 data (from input multiplexer 5) to the TAS5086 internal channel 5 Bits D9-D8: Selects either channel 6 data (from input multiplexer 6) or channel 6 data that has been processed through bass management block or downmix data (L’+R’)/2 to the TAS5086 internal channel 6 Bits D7-D5: Unused. Bit D4: If 1, enable data from input multiplexer 5 to downmix block If 0, disable data from input multiplexer 5 to downmix block Bit D3: If 1, enable data from input multiplexer 4 to downmix block If 0, disable data from input multiplexer 4 to downmix block Bit D2: If 1, enable data from input multiplexer 3 to downmix block If 0, disable data from input multiplexer 3 to downmix block Bit D1: If 1, enable data from input multiplexer 2 to downmix block If 0, disable data from input multiplexer 2 to downmix block Bit D0: If 1, enable data from input multiplexer 1 to downmix block If 0, disable data from input multiplexer 1 to downmix block Table 17. Downmix Input Multiplexer Register 34 D31 D30 D29 D28 D27 D26 D25 D24 – – – – – – – – FUNCTION D23 D22 D21 D20 D19 D18 D17 D16 – – – – – – – – D15 D14 D13 D12 D11 D10 D9 D8 0 1 0 – – – – – RESERVED – – – 1 – – – – Enable downmix data L’ to channel 1 – – – 0 – – – – Enable channel 1 data to channel 1 – – – – 1 – – – Enable downmix data R’ to channel 2 – – – – 0 – – – Enable channel 2 data to channel 2 – – – – – 1 – – Enable downmix data (L’+R’)/2 to channel 5 – – – – – 0 – – Enable channel 5 data to channel 5 – – – – – – 0 0 Enable channel 6 data to channel 6 – – – – – – 0 1 Bass management on channel 6 – – – – – – 1 0 Enable downmix data (L’+R’)/2 to channel 6 – – – – – – 1 1 Enable downmix data (L’+R’)/2 to channel 6 D7 D6 D5 D4 D3 D2 D1 D0 – – – – – – – 1 Unused FUNCTION Unused FUNCTION FUNCTION Enable data from input multiplexer 1 to downmix block Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 Table 17. Downmix Input Multiplexer Register (continued) D31 D30 D29 D28 D27 D26 D25 D24 FUNCTION – – – – – – – – Unused – – – – – – – 0 Disable data from input multiplexer 1 to downmix block – – – – – – 1 – Enable data from input multiplexer 2 to downmix block – – – – – – 0 – Disable data from input multiplexer 2 to downmix block – – – – – 1 – – Enable data from input multiplexer 3 to downmix block – – – – – 0 – – Disable data from input multiplexer 3 to downmix block – – – – 1 – – – Enable data from input multiplexer 4 to downmix block – – – – 0 – – – Disable data from input multiplexer 4 to downmix block – – – 1 – – – – Enable data from input multiplexer 5 to downmix block – – – 0 – – – – Disable data from input multiplexer 5 to downmix block AM Mode REGISTER (0x22) See the AM Interference application note (SLEA040). Table 18. AM Mode Register (0x22) D20 D19 D18 D17 D16 0 – – – – AM mode disabled FUNCTION 1 – – – – AM mode enabled – 0 0 – – Select sequence 1 – 0 1 – – Select sequence 2 – 1 0 – – Select sequence 3 – 1 1 – – Select sequence 4 – – – 0 – IF frequency = 455 kHz – – – 1 – IF frequency = 262.5 kHz – – – – 0 Use BCD tuned frequency – – – – 1 Use binary tuned frequency Table 19. AM Tuned Frequency Register in BCD Mode D15 D14 D13 D12 D11 D10 D9 D8 0 0 0 X – – – – FUNCTION – – – – – – – – – – – – X X X X BCD frequency (100s kHz) 0 0 0 0 0 0 0 0 Default value D7 D6 D5 D4 D3 D2 D1 D0 X X X X – – – – – – – – – – – – – – – – X X X X BCD frequency (1s kHz) 0 0 0 0 0 0 0 0 Default value BCD frequency (1000s kHz) FUNCTION BCD frequency (10s kHz) OR Table 20. AM Tuned Frequency Register in Binary Mode D15 D14 D13 D12 D11 D10 D9 D8 0 0 0 0 0 X X X – – – – – – – – FUNCTION BCD frequency Submit Documentation Feedback 35 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 Table 20. AM Tuned Frequency Register in Binary Mode (continued) D15 D14 D13 D12 D11 D10 D9 D8 0 0 0 0 0 0 0 0 D7 D6 D5 D4 D3 D2 D1 D0 X X X X X X X X – – – – – – – – 0 0 0 0 0 0 0 0 FUNCTION Default value FUNCTION BCD frequency Default value PWM OUTPUT MUX REGISTER (0x25) This TAS5086 output multiplexer selects which internal PWM channel is output to which pin. Any channel can be output to any pin. The default values are used in systems with the TAS5186. Bits D31-D25: Reserved = 0x00 Bits D23-D20: Selects which PWM channel is output to PWM_1 (pin 38) Bits D19-D16: Selects which PWM channel is output to PWM_2 (pin 37) Bits D15-D12: Selects which PWM channel is output to PWM_3 (pin 36) Bits D11-D08: Selects which PWM channel is output to PWM_4 (pin 35) Bits D07-D04: Selects which PWM channel is output to PWM_5 (pin 34) Bits D03-D00: Selects which PWM channel is output to PWM_6 (pin 33) Note that channels are encoded so that channel 1 = 0x00, channel 2 = 0x01, …, channel 6 = 0x05. 36 Submit Documentation Feedback TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 Table 21. PWM Output Multiplex Register (0x25) D31 D30 D29 D28 D27 D26 D25 D24 FUNCTION 0 0 0 0 0 0 0 0 D23 D22 D21 D20 D19 D18 D17 D16 0 0 0 0 – – – – Multiplex channel 1 to PWM_1 (pin 38) 0 0 0 1 – – – – Multiplex channel 2 to PWM_1 (pin 38) 0 0 1 0 – – – – Multiplex channel 3 to PWM_1 (pin 38) 0 0 1 1 – – – – Multiplex channel 4 to PWM_1 (pin 38) 0 1 0 0 – – – – Multiplex channel 5 to PWM_1 (pin 38) 0 1 0 1 – – – – Multiplex channel 6 to PWM_1 (pin 38) – – – – 0 0 0 0 Multiplex channel 1 to PWM_2 (pin 37) – – – – 0 0 0 1 Multiplex channel 2 to PWM_2 (pin 37) – – – – 0 0 1 0 Multiplex channel 3 to PWM_2 (pin 37) – – – – 0 0 1 1 Multiplex channel 4 to PWM_2 (pin 37) – – – – 0 1 0 0 Multiplex channel 5 to PWM_2 (pin 37) – – – – 0 1 0 1 Multiplex channel 6 to PWM_2 (pin 37) D15 D14 D13 D12 D11 D10 D9 D8 0 0 0 0 – – – – Multiplex channel 1 to PWM_3 (pin 36) 0 0 0 1 – – – – Multiplex channel 2 to PWM_3 (pin 36) 0 0 1 0 – – – – Multiplex channel 3 to PWM_3 (pin 36) 0 0 1 1 – – – – Multiplex channel 4 to PWM_3 (pin 36) 0 1 0 0 – – – – Multiplex channel 5 to PWM_3 (pin 36) 0 1 0 1 – – – – Multiplex channel 6 to PWM_3 (pin 36) – – – – 0 0 0 0 Multiplex channel 1 to PWM_4 (pin 35) – – – – 0 0 0 1 Multiplex channel 2 to PWM_4 (pin 35) – – – – 0 0 1 0 Multiplex channel 3 to PWM_4 (pin 35) – – – – 0 0 1 1 Multiplex channel 4 to PWM_4 (pin 35) – – – – 0 1 0 0 Multiplex channel 5 to PWM_4 (pin 35) – – – – 0 1 0 1 Multiplex channel 6 to PWM_4 (pin 35) D7 D6 D5 D4 D3 D2 D1 D0 0 0 0 0 – – – 0 0 0 1 – – – 0 0 1 0 – 0 0 1 1 – 0 1 0 0 – 0 1 0 1 – – – – – 0 – – – – – – – – – – – – – Reserved = 0x00 FUNCTION FUNCTION FUNCTION Multiplex channel 1 to PWM_5 (pin 34) – Multiplex channel 2 to PWM_5 (pin 34) – – Multiplex channel 3 to PWM_5 (pin 34) – – Multiplex channel 4 to PWM_5 (pin 34) – – Multiplex channel 5 to PWM_5 (pin 34) – – – Multiplex channel 6 to PWM_5 (pin 34) 0 0 0 Multiplex channel 1 to PWM_6 (pin 33) 0 0 0 1 Multiplex channel 2 to PWM_6 (pin 33) – 0 0 1 0 Multiplex channel 3 to PWM_6 (pin 33) – – 0 0 1 1 Multiplex channel 4 to PWM_6 (pin 33) – – 0 1 0 0 Multiplex channel 5 to PWM_6 (pin 33) – – 0 1 0 1 Multiplex channel 6 to PWM_6 (pin 33) Submit Documentation Feedback 37 TAS5086 www.ti.com SLES131A – FEBRRUARY 2005 – REVISED MAY 2006 APPENDIX A. TAS5086 APPLICATIONS For detailed application information, see the application report for the TAS5086 and TAS5186 power stage EVM (Texas Instruments Literature Number SLEA054). 38 Submit Documentation Feedback PACKAGE OPTION ADDENDUM www.ti.com 18-Jul-2006 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Eco Plan (2) Qty TAS5086DBT ACTIVE SM8 DBT 38 50 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR TAS5086DBTG4 ACTIVE SM8 DBT 38 50 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR TAS5086DBTR ACTIVE SM8 DBT 38 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR TAS5086DBTRG4 ACTIVE SM8 DBT 38 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR Lead/Ball Finish MSL Peak Temp (3) (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 1 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Applications Amplifiers amplifier.ti.com Audio www.ti.com/audio Data Converters dataconverter.ti.com Automotive www.ti.com/automotive DSP dsp.ti.com Broadband www.ti.com/broadband Interface interface.ti.com Digital Control www.ti.com/digitalcontrol Logic logic.ti.com Military www.ti.com/military Power Mgmt power.ti.com Optical Networking www.ti.com/opticalnetwork Microcontrollers microcontroller.ti.com Security www.ti.com/security Low Power Wireless www.ti.com/lpw Mailing Address: Telephony www.ti.com/telephony Video & Imaging www.ti.com/video Wireless www.ti.com/wireless Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright 2006, Texas Instruments Incorporated