NJW1503A PLL Synthesizer with 3-Wire Bus for TV Tuner DESCRIPTION The NJW1503A is a PLL frequency synthesizer especially designed for TV and VCR tuning systems and consists of PLL circuit and a prescaler which operates up to 1.0GHz, built into one chip. The NJW1503A is controlled through a 3-wire bus. PACKAGE OUTLINE NJW1503AV FEATURES • Operating Voltage 5V • Low Operating Current : 15mA typ. @Vcc=5V • Prescaler accepts frequencies up to 1GHz on chip • 3-wire bus controlled • Reference divider ratio automatic setting (512 or 1024) • 34V max. tuning voltage output • Package Outline: SSOP16 BLOCK DIAGRAM 1/8 3Wire Bus Receiver 4bit Latch BAND SW 4bit HF IN VCC1 5V GND VCC3 BS0-BS3 CS DAT CLK 15bit Latch Programmable Divider 15bit PreAMP CP 8bit Latch VCC2 OSCOUT AMPOUT Phase OUT AMP Phase Comp 1/1024 1/512 (1/640) Ref Divider X’tal OSC XTAL -1- NJW1503A ABSOLUTE MAXIMUM RATINGS Parameter Symbol Supply Voltage (Vcc1,3) Vcc1,Vcc3 Supply Voltage (Vcc2) Vcc2 Input Voltage(except 3-wire bus) Vi Output Voltage Vo (except 3-wire bus) 3-Wire bus Input Voltage Vseri Power Dissipation Operating Temperature Range Storage Temperature Range PD Topr Tstg (TA=25°C) Ratings Unit -0.3 to +6.5 V -0.3 to +34 V -0.3 to Vcc+0.3 V -0.3 to Vcc+0.3 V -0.3 to 6.5 V 300 -20 to +75 -40 to +125 mW °C °C RECOMMENDED OPERATING CONDITION Parameter Condition Symbol Operating Voltage Vcc1,Vcc3 V+1,V+3 Operating Voltage Vcc2 V+2 X’tal Operating Range fxtal HF Input Frequency Input= -20dBm fhf Data Set-up Time tSET Clock Width Time tCLK Refer to 3-Wire bus Timing Chart Data Hold Time tHOLD CS Set-up Time tCSSET CS Hold Time tCSHLD Maximum Clock Refer to 3-Wire bus Timing Chart tCLKMAX Frequency FCLKMAX=1/TCLKMAX Min. 4.5 0 3.15 80 2 2 2 10 2 Typ. 5 32 4 - - - DAT CLK T SET T CLK T HOLD T CLKMAX CS T CSSET TCSHOLD 3-Wire bus Timing Chart VIHmin(0.7 Vcc1) and VIHmax(0.3 Vcc1) -2- (TA=25°C) Max. Unit 5.5 V 34 V 4.05 MHz 1000 MHz uS uS uS uS uS 100 KHz NJW1503A ELECTRICAL CHARACTERISTICS Parameter Condition Operating Current 1 fHF=100MHz Operating Current 2 AMPOUT: Low Level AMP Input Current Phase OUT :High Imp (2.5V) ANP OUT : Low Level AMP Output Current AMP OUT Input=5V AMP Gain f=1KHz Phase Comparator Current Source Current Phase Comparator Current Sink Current Band Switch “L” Output Current BS0=BS1=BS2=0.3V “H” Output Current BS0=BS1=BS2=4.7V “L” Output Current BS=0.3V “H” Output Current BS3=4.7V 3-Wire bus “H” Input Current CLK, DAT, CS Terminal “L” Input Current CLK, DAT, CS Terminal “H” Input Voltage Range CLK, DAT, CS Terminal “L” Input Voltage Range CLK, DAT, CS Terminal (Vcc1,3=5V,Vcc2=32V,TA=25°C) Symbol Min. Typ. Max. Unit ICC 6 15 23 mA ICC2 1.6 mA IIN (-50) 0.1 (50) nA IOUT - - -2.5 mA AV 40 50 60 dB Isourse 190 280 400 uA Isink -400 -280 -190 uA IOBS0-2L IOBS0-2H IOBS3L IOBS3H -5.0 11.0 -6.0 0.7 -0.5 15.0 -1.0 3.5 0.0 -0.4 - mA mA mA mA IINH IINL VIH VIL -5 -5 4.0 0 0 0 - 5 5 5.0 1.0 uA uA V V -3- NJW1503A TEST CIRCUIT VS3 5V CS DAT CLK VS2 2.5V 2mV 1kHz 34V 270 18p 100 100 316k 100 4MHz CLK OSC OUT VCC2 AMP OUT CP BS3 BS2 BS1 BS0 9 VCC3 10 DAT 11 VCC1 12 CS 13 GND 14 XTAL 15 HF 16 1 2 3 4 5 6 7 8 1n 50 SG -20dBm 5V COUNTER -4- VS1 4.7V or 0.3V NJW1503A Serial Bus Data Format (3-Wire bus) 1. Bus protocol for18bit B3 B2 B1 B0 N13 N12 N11 N10 N9 N8 N7 N6 N5 N4 N3 N2 N1 N0 Reference divider : fxtal 1/512 2. Bus protocol for19bit B3 B2 B1 B0 N14 N13 N12 N11 N10 N9 N8 N7 N6 N5 N4 N3 N2 N1 N0 Reference divider : fxtal 1/1024 3. Bus protocol for Test (27bit) B3 B2 B1 B0 N14 N13 ...N1 N0 T7 T6 T5 T4 T3 T2 T1 T0 B0 to B3 : Control of Band Switch N0 to N14 : Control of Programmable Divider Division ratio 14 N14=MSB N0=LSB 13 : N=2 ×N14+2 × N13+······+21×N1+N0 Maximum division ratio 32767 Minimum division ratio T0 to T7 256 : Control bit of test Bit T0: Charge Pump Current T0 Charge Pump Current 0 280uA 1 60uA Conditions Normal, Default Test Bit T1 and T2: Output function of Phase Comparator T2 T1 Phase Comparator 0 0 Normal Operation 0 1 Source 1 High Impedance 1 0 Sink 1 Conditions Normal, Default Test Test Test Bit T4: Band Switch Test T4 Band Switch 0 Normal Operation 1 Test Conditions Normal, Default Test Bit T5 and T6: Reference Divider T6 T5 Reference Divider 0 0 1/512 0 1 1/1024 * 1/640 1 Condition Normal, Default * : don’t care; 0 or 1 The 18bit and 19bit is automatic selector of the reference divider. T3: unassigned, undefined (Note) Default : Power on reset -5- NJW1503A TERMINAL CHARACTERISTICS Typ.DC No. Symbol Voltage (V) 1 HF 3.2 2 GND 0 3 VCC1 5 4 VCC3 5 Equivalent Circuit Function High Frequency Signal Input 1 GND 3 Power Supply 2 4 Band Switch Power Supply 2 -6- 5 BS3 0 6 7 8 BS2 BS1 BS0 0 9 CP - 5 Band Switch 6,7,8 Band Switch 9 Charge Pump Output NJW1503A No. Symbol Typ.DC Voltage (V) 10 AMPOUT - 11 VCC2 32 12 OSCOUT 4.1 13 CLK - 14 DAT - 15 CS - 16 XTAL 3.3 Equivalent Circuit 11 Function 10 Amplifier Output Amplifier Power Supply 12 Reference Oscillator Output 13 Clock Input (3-Wire bus) 14 Data Input (3-Wire bus) 15 Enable Input (3-Wire bus) 16 Crystal Input -7- NJW1503A TYPICAL CHARACTERISTICS HF Input Sensitivity Curve VCC1 Supply Current Curve 40.0 0.0 35.0 [dBm] [mA] -10.0 30.0 -20.0 Input Level Supply Current 25.0 20.0 15.0 -30.0 10.0 -40.0 5.0 0.0 -50.0 0.0 1.0 2.0 3.0 4.0 5.0 VCC1 Supply Voltage 6.0 7.0 8.0 0 200 400 [V] BS0-BS2 Output Current Curve 1200 1400 VCC1=VCC3=5.0V [mA] 20.0 [mA] 30.0 Output Current Output Current 1000 [MHz] 25.0 40.0 20.0 10.0 15.0 10.0 5.0 0.0 0.0 3.0 3.5 4.0 Output Voltage -8- 800 BS3 Output Current Curve VCC1=VCC3=5.0V 50.0 600 Input Frequency 4.5 [V] 5.0 3.0 3.5 4.0 Output Voltage 4.5 [V] 5.0 MEMO [CAUTION] The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.