PLL602-12 96MHz – 192MHz Low Phase Noise LVDS XO (12 – 25MHz Crystal) FEATURES • • • • Low phase noise output for the 96MHz to 200MHz range (-134 dBc at 10kHz offset). LVDS output. 12 to 25MHz crystal input. Integrated crystal load capacitor: no external load capacitor required. Output Enable selector. 3.3V operation. Available in 16 Pin TSSOP. VDD 1 16 VDD VDD 2 15 GND_BUF XIN 3 14 CLKBAR XOUT 4 13 VDD_BUF OE^ 5 12 CLK N/C 6 11 GND_BUF GND 7 10 GND GND 8 9 GND PLL 602-12 • • • PIN CONFIGURATION Note: ^ denotes internal pull up F OUT = F X IN x 8 DESCRIPTION The PLL602-12 is a monolithic low jitter and low phase noise (-134dBc/Hz @ 10kHz offset) XO IC with LVDS output, for 96MHz to 200MHz output range. It provides a low phase noise reference frequency using a low cost crystal. The chip delivers an output frequency of F XIN x 8. This makes the PLL602-12 ideal for a wide range of applications, including 155.52MHz for SONET. OE (Pin 5) 0 1 (Default) Output State Tri-state Output enabled BLOCK DIAGRAM VCO Divider Reference Divider XIN XOUT XTAL OSC Phase Comparator Charge Pump Loop Filter VCO CLKBAR CLK OE 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 1 PLL602-12 96MHz – 192MHz Low Phase Noise LVDS XO (12 – 25MHz Crystal) PIN DESCRIPTIONS Name Number Type VDD XIN XOUT 1,2,16 3 4 P I I OE 5 I N/C GND GND_BUF CLK VDD_BUF CLKB 6 7,8,9,10 11,15 12 13 14 P P O P O Description Power supply. Crystal input. See Crystal Specifications on page 2. Crystal output. See Crystal Specifications on page 2. Output enable input. Disables (tri-state) output when low. Internal pull-up enables output by default if pin is not connected to low. Not connected. Ground. Ground for output buffers. True clock output. Power supply for output buffers. Complementary clock output. ELECTRICAL SPECIFICATIONS 1. Absolute Maximum Ratings PARAMETERS SYMBOL Supply Voltage Input Voltage, dc Output Voltage, dc Storage Temperature Ambient Operating Temperature* Junction Temperature Lead Temperature (soldering, 10s) ESD Protection, Human Body Model MIN. V DD VI VO TS TA TJ -0.5 -0.5 -65 -40 MAX. UNITS 4.6 V DD +0.5 V DD +0.5 150 85 125 260 2 V V V °C °C °C °C kV Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied. * Note: Operating Temperature is guaranteed by design for all parts (COMMERCIAL and INDUSTRIAL), but tested for COMMERCIAL grade only. 2. Crystal Specifications PARAMETERS Crystal Resonator Frequency Crystal Loading Rating Recommended ESR SYMBOL CONDITIONS MIN. F XIN C L (xtal) RE Parallel Fundamental Mode 12 TYP. MAX. UNITS 25 MHz pF 30 Ω 20 AT cut 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 2 PLL602-12 96MHz – 192MHz Low Phase Noise LVDS XO (12 – 25MHz Crystal) 3. General Electrical Specifications PARAMETERS SYMBOL Supply Current, Dynamic (with Loaded Outputs) Operating Voltage Output Clock Duty Cycle Short Circuit Current I DD CONDITIONS MIN. TYP. MAX. UNITS 60 mA 3.63 55 V % mA LVDS V DD @ 1.25V (LVDS) 2.97 45 50 ±50 4. Jitter and Phase Noise Specification PARAMETERS Period jitter RMS Accumulated jitter RMS Phase Phase Phase Phase Noise Noise Noise Noise relative relative relative relative to to to to carrier carrier carrier carrier CONDITIONS With capacitive decoupling between VDD and GND. With capacitive decoupling between VDD and GND. Over 10,000 cycles. 155MHz @100Hz offset 155MHz @1kHz offset 155MHz @10kHz offset 155MHz @100kHz offset MIN. TYP. MAX. UNITS 4 ps 9 ps -95 -120 -125 -121 dBc/Hz dBc/Hz dBc/Hz dBc/Hz 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 3 PLL602-12 96MHz – 192MHz Low Phase Noise LVDS XO (12 – 25MHz Crystal) 5. LVDS Electrical Characteristics PARAMETERS SYMBOL Output Differential Voltage V DD Magnitude Change Output High Voltage Output Low Voltage Offset Voltage Offset Magnitude Change ∆V OD V OH V OL V OS Power-off Leakage I OXD Output Short Circuit Current I OSD CONDITIONS V OD R L = 100 Ω (see figure) MIN. TYP. MAX. UNITS 247 -50 355 454 50 1.6 0.9 1.125 0 ∆V OS V out = V DD or GND V DD = 0V 1.4 1.1 1.2 3 1.375 25 mV mV V V V mV ±1 ±10 uA -5.7 -8 mA 6. LVDS Switching Characteristics PARAMETERS SYMBOL CONDITIONS MIN. TYP. MAX. UNITS Differential Clock Rise Time tr 0.2 0.7 1.0 ns Differential Clock Fall Time tf R L = 100 Ω C L = 10 pF (see figure) 0.2 0.7 1.0 ns LVDS Levels Test Circuit LVDS Switching Test Circuit OUT OUT CL = 10pF 50Ω VOD VDIFF VOS RL = 100Ω 50Ω CL = 10pF OUT OUT LVDS Transistion Time Waveform OUT 0V (Differential) OUT 80% VDIFF 80% 0V 20% 20% tR tF 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 4 PLL602-12 96MHz – 192MHz Low Phase Noise LVDS XO (12 – 25MHz Crystal) PACKAGE INFORMATION 16 PIN TSSOP ( mm ) Symbol A A1 B C D E H L e Min. Max. 1.20 0.05 0.15 0.19 0.30 0.09 0.20 4.90 5.10 4.30 4.50 6.40 BSC 0.45 0.75 0.65 BSC E H D A A1 C e L B ORDERING INFORMATION For part ordering, please contact our Sales Department: 47745 Fremont Blvd., Fremont, CA 94538, USA Tel: (510) 492-0990 Fax: (510) 492-0991 PART NUMBER The order number for this device is a combination of the following: Device number, Package type and Operating temperature range PLL602-12 X C TEMPERATURE C=COMMERCIAL I=INDUSTRAL PART NUMBER PACKAGE TYPE O=TSSOP Order Number Marking Package Option PLL602-12OC-R PLL602-12OC P602-12OC P602-12OC TSSOP - Tape and Reel TSSOP – Tube PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product. LIFE SUPPORT POLICY: PhaseLink’s products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of PhaseLink Corporation. 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 09/03/04 Page 5