SPT7862 10-BIT, 40 MSPS, DUAL-CHANNEL A/D CONVERTER FEATURES APPLICATIONS • Dual-channel, 10-Bit, 40 MSPS analog-to-digital converter • Low power dissipation: 320 mW (typical) • Internal track-and-hold • Single +5 volt supply • Tri-state, TTL/CMOS-compatible outputs • Selectable +3 or +5 V logic I/O • High ESD protection of 3,500 volts minimum • • • • • • • • • Video set-top boxes Cellular base stations QPSK/QAM RF demodulation S-video digitizers Composite video digitizers Portable and handheld instrumentation Medical ultrasound Cable modems Video frame grabbers GENERAL DESCRIPTION The SPT7862 contains two separate 10-bit CMOS analogto-digital converters that have sampling rates of up to 40 MSPS. Each device has its own separate clock and reference inputs so that they can be used independently in multichannel applications or can be driven from the same inputs for demanding quadrature demodulation and S-video applications. On-chip track-and-hold and advanced proprietary circuit design in a CMOS process technology provide very good dynamic performance. BLOCK DIAGRAM AVDD AGND DVDD The SPT7862 operates from a single +5 V supply. Digital data outputs are user selectable at +3 or +5 V. Output data format is straight binary. The SPT7862 is available in a 64-lead TQFP package (10 x 10 mm) over the industrial temperature range of –40 °C to +85 °C. DGND OVDDA (+3.3/5.0 V) VINA VINRA ADC Output Buffers OGNDA VRHFA VRHSA VRLFA VRLSA CLK A DA9–0 DAVA Reference Ladder EN Timing Generation OVDDB (+3.3/5.0 V) VINB VINRB ADC VRHFB VRHSB VRLFB VRLSB Reference Ladder CLK B Timing Generation Output Buffers DB9–0 OGNDB DAVB Signal Processing Technologies, Inc. 4755 Forge Road, Colorado Springs, Colorado 80907, USA Phone: (719) 528-2300 FAX: (719) 528-2370 Website: http://www.spt.com E-Mail: [email protected] ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur)1 25 °C Supply Voltages AVDD ......................................................................... +6 V DVDD ......................................................................... +6 V Output Digital Outputs ....................................................... 10 mA Temperature Operating Temperature ............................. –40 to +85 °C Junction Temperature ......................................... +175 °C Lead Temperature, (soldering 10 seconds) ........ +300 °C Storage Temperature ............................... –65 to +150 °C Input Voltages Analog Input ................................. –0.5 V to AVDD +0.5 V VREF ................................................................. 0 to AVDD CLK Input ................................................................... VDD AVDD – DVDD ...................................................... ±100 mV AGND – DGND .................................................. ±100 mV Note: 1. Operation at any Absolute Maximum Rating is not implied. See Electrical Specifications for proper nominal applied conditions in typical applications. ELECTRICAL SPECIFICATIONS TA=TMIN to TMAX, AVDD=DVDD=OVDD=+5.0 V, VIN=0 to 4 V, ƒS=40 MSPS, VRHS=4.0 V, VRLS=0.0 V, unless otherwise specified. PARAMETERS TEST CONDITIONS TEST LEVEL Resolution MIN V V Analog Input Input Voltage Range Input Resistance Input Capacitance Input Bandwidth Offset Gain Error IV V V V V V (Small Signal) IV IV V V V 0 3.0 1.0 Conversion Characteristics Maximum Conversion Rate Minimum Conversion Rate Pipeline Delay (Latency) Aperture Delay Time Aperture Jitter Time VI IV IV V V 40 2 TA = +25 °C TA = TMIN to TMAX LSB LSB 29 5.0 250 ±2.0 ±2.0 VRHS V kΩ pF MHz LSB LSB 500 Ω VRLS V – – 4.0 90 75 2.0 AVDD 5.0 7.8 V I IV 52 47 V V V mV mV MHz MHz 12 V VI UNITS Bits ±1.0 ±0.5 Reference Input Resistance Voltage Range VRLS VRHS VRHS – VRLS ∆(VRHF – VRHS) ∆(VRLS – VRLF) SPT MAX 10 DC Accuracy Integral Nonlinearity Differential Nonlinearity Dynamic Performance Effective Number of Bits ƒIN = 3.58 MHz ƒIN = 10.0 MHz Signal-to-Noise Ratio (without Harmonics) ƒIN = 3.58 MHz ƒIN = 10.0 MHz ƒIN = 10.0 MHz SPT7862 TYP Clock Cycles 4.0 7 ns ps(rms) 9.1 8.3 Bits Bits 57.9 54.2 dB dB dB SPT7862 2 2/23/00 ELECTRICAL SPECIFICATIONS TA=TMIN to TMAX, AVDD=DVDD=OVDD=+5.0 V, VIN=0 to 4 V, ƒS=40 MSPS, VRHS=4.0 V, VRLS=0.0 V, unless otherwise specified. PARAMETERS Dynamic Performance Harmonic Distortion ƒIN = 3.58 MHz ƒIN = 10.0 MHz ƒIN = 10.0 MHz Signal-to-Noise and Distortion (SINAD) ƒIN = 3.58 MHz ƒIN = 10.0 MHz ƒIN = 10.0 MHz Spurious Free Dynamic Range ƒIN = 10.0 MHz Differential Phase Differential Gain Channel-to-Channel Crosstalk ƒIN = 3.58 MHz ƒIN = 10.0 MHz TEST CONDITIONS TEST LEVEL 9 Distortion bins from 1024 pt FFT TA = +25 °C TA = TMIN to TMAX V I IV TA = +25 °C TA = TMIN to TMAX V I IV V V V VI VI VI VI V IOH = 0.5 mA IOL = 1.6 mA 15 pF load 15 pF load VI VI V V 20 pF load, TA = +25 °C 50 pF load over temp. V V Power Supply Requirements Voltages OVDD DVDD AVDD Currents AIDD + DIDD OIDD Power Dissipation Power Supply Refection Ratio TEST LEVEL CODES All electrical characteristics are subject to the following conditions: All parameters having min/max specifications are guaranteed. The Test Level column indicates the specific device testing actually performed during production and Quality Assurance inspection. Any blank section in the data column indicates that the specification is not tested at the specified condition. SPT SPT7862 TYP –63 –55.7 49 46 56.8 V V Inputs Logic 1 Voltage Logic 0 Voltage Maximum Input Current Low Maximum Input Current High Input Capacitance Digital Outputs Logic 1 Voltage Logic 0 Voltage tRISE tFALL Output Enable to Data Output Delay MIN IV IV IV VI VI VI V TEST LEVEL MAX –52 –52 56.7 51.8 58.3 ±0.3 ±0.3 dB dB dB dB dB dB 60 74 67 dB Degree % dB dB 2.1 0.8 +10 +10 –10 –10 UNITS +5 OVDD –0.5 V V µA µA pF 10 10 V V ns ns 10 22 ns ns 0.44 3.0 5.0 5.0 5.0 52 12 320 70 62 14 380 V V V mA mA mW dB TEST PROCEDURE I 100% production tested at the specified temperature. II 100% production tested at TA=25 °C, and sample tested at the specified temperatures. III QA sample tested only at the specified temperatures. IV Parameter is guaranteed (but not tested) by design and characterization data. V Parameter is a typical value for information purposes only. VI 100% production tested at TA = 25 °C. Parameter is guaranteed over specified temperature range. SPT7862 3 2/23/00 Figure 1a – Timing Diagram 1 1 10 2 9 3 11 12 13 8 ANALOG IN 5 6 17 14 4 7 16 15 CLOCK IN SAMPLING CLOCK (Internal) INVALID VALID DATA OUTPUT 1 2 3 4 5 DATA VALID Figure 1b – Timing Diagram 2 tCLK tC tCH tCL CLOCK IN DATA OUTPUT Data Ø Data 2 Data 1 Data 3 tOD tS tCH DATA VALID tCL tS Table I – Timing Parameters DESCRIPTION PARAMETERS Conversion Time tC MIN TYP MAX UNITS tCLK ns Clock Period tCLK 25 ns Clock High Duty Cycle tCH 40 50 60 % Clock Low Duty Cycle tCL 40 50 60 % Clock to Output Delay (30 pF Load) tOD 17 20 ns 10 16 ns Clock to DAV (30 pF load) tS SPT SPT7862 4 2/23/00 TYPICAL PERFORMANCE CHARACTERISTICS THD, SNR, SINAD vs Sample Rate 70 70 65 65 THD, SNR, SINAD (dB) THD, SNR, SINAD (dB) THD, SNR, SINAD vs Input Frequency THD 60 SNR 55 SINAD 50 45 ƒIN = 10 MHz 60 55 SINAD 50 45 40 0 5 10 15 40 20 0 1 Input Frequency (MHz) 5 20 30 40 50 Power Dissipation vs Sample Rate ƒIN = 10 MHz 70 10 Sample Rate (MSPS) THD, SNR, SINAD vs Temperature ƒIN = 10 MHz 600 65 500 Power Dissipation (mW) THD, SNR, SINAD (dB) THD SNR 60 THD 55 SNR 50 SINAD 45 400 300 200 100 40 0 –55 –40 –25 0 25 70 85 125 0 Temperature (°C) 1 5 10 20 30 40 50 60 Sample Rate (MSPS) Amplitude (dB) Spectral Response Frequency (MHz) SPT SPT7862 5 2/23/00 Figure 2 – Typical Interface Circuit +D5V Ref In (+4V) VRHFA VRHSA VRLSA VRLFA VINA VINRA VINA ClockINA Ref In (+4V) VINB ClockINB CLKA VCAL OVDDA +3V/5V 10 DA9–0 Interface Logic OGNDA DAVA SPT7862 VRHFB VRHSB VRLSB VRLFB VINB VINRB CLKB +3V/5V OVDDB 10 DB9–0 OGNDB Interface Logic DAVB EN AVDD AGND DGND* DVDD Enable/Tri-State (Enable = Active Low) +A5 +D5V FB +D5 +A5 *To reduce the possibility of latch-up, avoid connecting the DGND pins of the ADC to the digital ground of the system. + 10 µF +5V Analog +5V Analog Return + 10 µF NOTES: 1. FB is a 10 µH inductor or ferrite bead. It is to be located as close to the device as possible. 2. All capacitors are 0.1 µF surface-mount, unless +5V +5V otherwise specified. Digital Digital Return TYPICAL INTERFACE CIRCUIT The high sample rate is achieved by using multiple SAR ADC sections in parallel, each of which samples the input signal in sequence. Each SAR ADC uses 16 clock cycles to complete a conversion. The clock cycles are allocated as follows: Very few external components are required to achieve the stated device performance. Figure 2 shows the typical interface requirements when using the SPT7862 in normal circuit operation. The following sections provide descriptions of the major functions and outline critical performance criteria to consider for achieving the optimal device performance. Table II – Clock Cycles Clock 1 2 3 4 5–15 16 POWER SUPPLIES AND GROUNDING SPT suggests that both the digital and the analog supply voltages on the SPT7862 be derived from a single analog supply as shown in figure 2. A separate digital supply should be used for all interface circuitry. SPT suggests using this power supply configuration to prevent a possible latch-up condition on power up. The 16-phase clock, which is derived from the input clock, synchronizes these events. The timing signals for adjacent SAR ADC sections are shifted by one clock cycle so that the analog input is sampled on every cycle of the input clock by exactly one SAR ADC section. After 16 clock periods, the timing cycle repeats. The latency from analog input sample to the corresponding digital output is 12 clock cycles. OPERATING DESCRIPTION The general architecture for the dual CMOS ADC is shown in the block diagram. Each ADC design contains 16 identical successive approximation (SAR) ADC sections (all operating in parallel), a 16-phase clock generator, an 11-bit 16:1 digital output multiplexer, correction logic, and a voltage reference generator which provides common reference levels for each ADC section. SPT Operation Reference zero sampling Auto-zero comparison Auto-calibrate comparison Input sample 11-bit SAR conversion Data transfer SPT7862 6 2/23/00 • Since only 16 comparators are used, a huge power savings is realized. Figure 3 – Ladder Force/Sense Circuit for Each ADC • The auto-zero operation is done using a closed loop system that uses multiple samples of the comparator’s response to a reference zero. + - • The auto-calibrate operation, which calibrates the gain of the MSB reference and the LSB reference, is also done with a closed loop system. Multiple samples of the gain error are integrated to produce a calibration voltage for each SAR ADC section. AGND 2 VRHF 3 VRHS 4 N/C 5 + • Capacitive displacement currents, which can induce sampling error, are minimized since only one comparator samples the input during a clock cycle. VRLS 6 VRLF 7 VIN All capacitors are 0.01 µF • The total input capacitance is very low, since sections of the converter which are not sampling the signal are isolated from the input by transmission gates. Figure 4 – Simplified Reference Ladder Drive Circuit Without Force/Sense Circuit VOLTAGE REFERENCE +4.0 V External Reference The SPT7862 requires the use of a single external voltage reference for driving the high side of each reference ladder. Each ladder is totally independent and may operate at different voltage levels. The high side of the reference ladder must operate within a range of 3 V to 5 V. The lower side of each ladder is typically tied to AGND (0.0 V), but can be run up to 2.0 V with a second reference. The analog input voltage range will track the total voltage difference measured between the ladder sense lines, VRHS and VRLS. 90 mV VRHS (+3.91 V) R/2 R R R R=30 Ω (typ) All capacitors are 0.01 µF R R Force and sense taps are provided to ensure accurate and stable setting of the upper and lower ladder sense line voltages across part-to-part and temperature variations. By using the configuration shown in figure 3, offset and gain errors of less than ±2 LSB can be obtained. R VRLS (0.075 V) 75 mV R/2 VRLF (AGND) 0.0 V In cases in which wider variations in offset and gain can be tolerated, the external reference can be tied directly to VRHF and AGND can be tied directly to VRLF as shown in figure 4. Decouple force and sense lines to AGND with a .01 µF capacitor (chip cap preferred) to minimize high-frequency noise injection. If this simplified configuration is used, the following considerations should be taken into account: Typically, the top side voltage drop for VRHF to VRHS will equal: VRHF – VRHS = 2.25 % of (VRHF – VRLF) (typical), and the bottom side voltage drop for VRLS to VRLF will equal: VRLS – VRLF = 1.9 % of (VRHF – VRLF) (typical). The reference ladder circuit shown in figure 4 is a simplified representation of the actual reference ladder with force and sense taps shown. Due to the actual internal structure of the ladder, the voltage drop from VRHF to VRHS is not equivalent to the voltage drop from VRLF to VRLS. SPT 1 Figure 4 shows an example of expected voltage drops for a specific case. VREF of 4.0 V is applied to VRHF and VRLF is tied to AGND. A 90 mV drop is seen at VRHS (= 3.91 V) and a 75 mV increase is seen at VRLS (= 0.075 V). SPT7862 7 2/23/00 Figure 6 – On-Chip Protection Circuit ANALOG INPUT VDD VINA and VINB are the analog inputs and VINRA and VINRB are the respective input returns. Each input return is typically tied to its respective low side reference ladder sense line. (See Figure 2.) The input voltage range is from VRLS to VRHS (typically 4.0 V) and will scale proportionally with respect to the voltage reference. (See the Voltage Reference section.) 120 Ω Analog 120 Ω Pad The drive requirements for the analog inputs are very minimal, when compared to most other converters, due to the SPT7862’s extremely low input capacitance of only 5 pF and a high input resistance in excess of 29 kΩ. Each analog input should be protected through a series resistor and diode clamping circuit as shown in figure 5. Figure 5 – Recommended Input Protection Circuit +V CLOCK INPUT AVDD Each ADC is driven independently from a single-ended TTL-input clock. Because the pipelined architecture operates on the rising edge of the clock input, each ADC can operate over a wide range of input clock duty cycles without degrading the dynamic performance. D1 Buffer ADC 47 Ω DIGITAL OUTPUTS D2 The digital outputs (DA9–0 and DB9–0) are driven by separate supplies (OVDDA and OVDDB) ranging from +3 V to +5 V. This feature makes it possible to drive the SPT7862’s TTL/CMOS-compatible outputs with the user’s logic system supply. Each digital output supply may be driven independently. The format of the output data (D0–D9) is straight binary. (See Table III.) The outputs are latched on the rising edge of CLK. The EN pin controls tri-stating of both data output ports. These outputs can be switched into a tri-state mode by bringing EN high. –V D1 = D2 = Hewlett Packard HP5712 or equivalent CALIBRATION The SPT7862 uses a user-transparent, auto-calibration scheme to ensure 10-bit accuracy over time and temperature. Gain and offset errors are continually adjusted to 10-bit accuracy during device operation. Table III – Output Data Information Upon power up, the SPT7862 begins its calibration algorithm. In order to achieve the calibration accuracy required, the offset and gain adjustment step size is a fraction of a 10bit LSB. Since the calibration algorithm is an oversampling process, a minimum of 10,000 clock cycles are required. This results in a minimum calibration time upon power up of 250 µsec (for a 40 MHz clock). Once calibrated, the SPT7862 remains calibrated over time and temperature. ANALOG INPUT +F.S. + 1/2 LSB +F.S. –1/2 LSB +1/2 F.S. +1/2 LSB 0.0 V OUTPUT CODE D9–D0 11 1111 1111 11 1111 111Ø ØØ ØØØØ ØØØØ 00 0000 000Ø 00 0000 0000 (Ø indicates the flickering bit between logic 0 and 1) Since the calibration cycles are initiated on the rising edge of the clock, the clock must be continuously applied for the SPT7862 to remain in calibration. EVALUATION BOARD The EB7862 evaluation board is available to aid designers in demonstrating the full performance of the SPT7862. This board includes a reference circuit, clock driver circuit, output data latches and an on-board reconstruction of the digital data. An application note describing the operation of this board as well as information on the testing of the SPT7862 is also available. Contact the factory for price and availability. INPUT PROTECTION All I/O pads are protected with an on-chip protection circuit shown in figure 6. This circuit provides ESD robustness and prevents latch-up under severe discharge conditions without degrading analog transition times. SPT OVERRANGE D10 1 0 0 0 0 SPT7862 8 2/23/00 PACKAGE OUTLINE 64-Lead TQFP G INCHES A B 64 49 48 1 Index E F 16 33 17 C D MILLIMETERS SYMBOL MIN MAX MIN MAX A 0.465 0.480 11.80 12.20 B 0.390 0.398 9.90 10.10 C 0.017 0.023 0.42 0.58 D 0.006 0.010 0.15 0.26 E 0.295 typ 7.5 typ F 0.433 typ 0.000 11 typ G 0.055 0.067 1.40 1.70 H 0.005 0.005 0.125 0.132 I 0-10° J 0.012 0.028 0.30 0.70 K 0.000 0.008 0.00 0.20 0-10° 32 H K J I SPT SPT7862 9 2/23/00 PIN ASSIGNMENTS PIN FUNCTIONS DA0 N/C OVDDA OGNDA DAVA DVDD CLKA N/C CLKB DGND DAVB EN OVDDB OGNDB N/C DB0 Pin Name VINA VINB VINRA VINRB VRHFA/B VRHSA/B VRLFA/B VRLSA/B AVDD DVDD OVDD A/B AGND DGND OGND A/B CLK A/B EN D0–9A D0–9B DAV A/B VCAL 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 DB1 1 48 DA1 DB2 2 47 DA2 DB3 3 46 DA3 DB4 45 DA4 DB5 4 5 44 DA5 DB6 6 43 DA6 DB7 7 DB8 8 SPT7862 TOP VIEW 64L TQFP 42 DA7 41 DA8 40 DA9 39 AGND 11 38 AGND 12 37 AVDD VRHFB 13 36 AVDD VRHSA 14 35 N/C VRHSB 15 34 AGND VINRA 16 33 AGND DB9 9 AGND 10 AGND VRHFA 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 AGND N/C AGND N/C VCAL AGND VINA AGND VINB AGND N/C VRLFB VRLFA VRLSB VINRB VRLSA Description Analog Input (A) Analog Input (B) Analog Input Return (A) Analog Input Return (B) VREF High Force Input A/B VREF High Sense Input A/B VREF Low Force Input A/B VREF Low Sense Input A/B Analog VDD Digital VDD Digital Output Power Supply +3.3 V to +5.0 V Analog Ground Digital Ground Digital Output Ground Input Clock A/B (separate) Enable Outputs (Active Low) Data Outputs A (10 bits) Data Outputs B (10 bits) Data Available A/B Decoupling Pin ORDERING INFORMATION PART NUMBER SPT7862SIT TEMPERATURE RANGE –40 to +85 °C PACKAGE TYPE 64-Lead TQFP Signal Processing Technologies, Inc. reserves the right to change products and specifications without notice. Permission is hereby expressly granted to copy this literature for informational purposes only. Copying this material for any other use is strictly prohibited. Covered by Patent Numbers 5262779 and 5272481. WARNING – LIFE SUPPORT APPLICATIONS POLICY – SPT products should not be used within Life Support Systems without the specific written consent of SPT. A Life Support System is a product or system intended to support or sustain life which, if it fails, can be reasonably expected to result in significant personal injury or death. Signal Processing Technologies believes that ultrasonic cleaning of its products may damage the wire bonding, leading to device failure. It is therefore not recommended, and exposure of a device to such a process will void the product warranty. SPT SPT7862 10 2/23/00