ISSI IS65WV25616BLL

IS65WV25616ALL
IS65WV25616BLL
ISSI
256K x 16 LOW VOLTAGE, ULTRA
LOW POWER CMOS STATIC SRAM
®
PRELIMINARY INFORMATION
JUNE 2006
FEATURES
DESCRIPTION
• High-speed access time: 55ns, 70ns
• CMOS low power operation
36 mW (typical) operating
9 µW (typical) CMOS standby
• TTL compatible interface levels
• Single power supply
1.65V--2.2V VDD (65WV25616ALL)
2.5V--3.6V VDD (65WV25616BLL)
• Fully static operation: no clock or refresh
required
• Three state outputs
• Data control for upper and lower bytes
• TEMPERATURE OFFERINGS:
The ISSI IS65WV25616ALL/IS65WV25616BLL are highspeed, low power, 4M bit SRAMs organized as 256K words
by 16 bits. It is fabricated using ISSI's high-performance
CMOS technology. This highly reliable process coupled
with innovative circuit design techniques, yields highperformance and low power consumption devices.
When CS1 is HIGH (deselected) or when CS1 is LOW, and
both LB and UB are HIGH, the device assumes a standby
mode at which the power dissipation can be reduced down
with CMOS input levels.
Easy memory expansion is provided by using Chip Enable
and Output Enable inputs. The active LOW Write Enable
(WE) controls both writing and reading of the memory. A
data byte allows Upper Byte (UB) and Lower Byte (LB)
access.
The IS65WV25616BALL/65WV25616BLL are packaged in
the JEDEC standard 44-Pin TSOP (TYPE II).
Option A1: -40°C to +85°C
Option A2: -40°C to +105°C
Option A3: -40°C to +125°C
• Lead-free available
FUNCTIONAL BLOCK DIAGRAM
A0-A17
DECODER
256K x 16
MEMORY ARRAY
I/O
DATA
CIRCUIT
COLUMN I/O
VDD
GND
I/O0-I/O7
Lower Byte
I/O8-I/O15
Upper Byte
CS1
OE
WE
UB
LB
CONTROL
CIRCUIT
25616LL_BLK.eps
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
1
ISSI
IS65WV25616ALL, IS65WV25616BLL
PIN DESCRIPTIONS
44-Pin mini TSOP (Type II)
(Package Code T)
A4
A3
A2
A1
A0
CS1
I/O0
I/O1
I/O2
I/O3
VDD
GND
I/O4
I/O5
I/O6
I/O7
WE
A16
A15
A14
A13
A12
®
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A5
A6
A7
OE
UB
LB
I/O15
I/O14
I/O13
I/O12
GND
VDD
I/O11
I/O10
I/O9
I/O8
NC
A8
A9
A10
A11
A17
A0-A17
Address Inputs
I/O0-I/O15
Data Inputs/Outputs
CS1
Chip Enable Input
OE
Output Enable Input
WE
Write Enable Input
LB
Lower-byte Control (I/O0-I/O7)
UB
Upper-byte Control (I/O8-I/O15)
NC
No Connection
VDD
Power
GND
Ground
25616T.eps
TRUTH TABLE
I/O PIN
I/O0-I/O7
I/O8-I/O15
WE
CS1
OE
LB
UB
Not Selected
X
X
X
H
X
X
X
X
X
X
X
H
X
X
H
High-Z
High-Z
High-Z
High-Z
High-Z
High-Z
ISB1, ISB2
ISB1, ISB2
ISB1, ISB2
Output Disabled
H
H
L
L
H
H
L
X
X
L
High-Z
High-Z
High-Z
High-Z
ICC
ICC
Read
H
H
H
L
L
L
L
L
L
L
H
L
H
L
L
DOUT
High-Z
DOUT
High-Z
DOUT
DOUT
ICC
Write
L
L
L
L
L
L
X
X
X
L
H
L
H
L
L
DIN
High-Z
DIN
High-Z
DIN
DIN
ICC
Mode
2
VDD Current
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
ISSI
IS65WV25616ALL, IS65WV25616BLL
®
ABSOLUTE MAXIMUM RATINGS(1)
Symbol
VTERM
VDD
TSTG
PT
Parameter
Terminal Voltage with Respect to GND
VDD Related to GND
Storage Temperature
Power Dissipation
Value
–0.2 to VDD+0.3
–0.2 to VDD+0.3
–65 to +150
1.0
Unit
V
V
°C
W
Note:
1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This
is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the
operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended
periods may affect reliability.
OPERATING RANGE (VDD)
Range
Ambient Temperature
IS65WV25616ALL
IS65WV25616BLL
A1
A2
-40°C to +85°C
–40°C to +105°C
1.65V - 2.2V
1.65V - 2.2V
2.5V-3.6V
2.5V-3.6V
A3
–40°C to +125°C
1.65V - 2.2V
2.5V-3.6V
DC ELECTRICAL CHARACTERISTICS (Over Operating Range)
Symbol Parameter
Test Conditions
VDD
Min.
Max.
Unit
VOH
Output HIGH Voltage
IOH = -0.1 mA
IOH = -1 mA
1.65-2.2V
2.5-3.6V
1.4
2.2
—
—
V
V
VOL
Output LOW Voltage
IOL = 0.1 mA
IOL = 2.1 mA
1.65-2.2V
2.5-3.6V
—
—
0.2
0.4
V
V
VIH
Input HIGH Voltage
1.65-2.2V
2.5-3.6V
1.4
2.2
VDD + 0.2
VDD + 0.3
V
V
VIL(1)
Input LOW Voltage
1.65-2.2V
2.5-3.6V
–0.2
–0.2
0.4
0.6
V
V
ILI
Input Leakage
GND ≤ VIN ≤ VDD
–2
2
µA
ILO
Output Leakage
GND ≤ VOUT ≤ VDD, Outputs Disabled
–2
2
µA
Notes:
1. VIL (min.) = –1.0V for pulse width less than 10 ns.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
3
ISSI
IS65WV25616ALL, IS65WV25616BLL
®
IS65WV25616ALL, POWER SUPPLY CHARACTERISTICS(1) (Over Operating Range)
Symbol
ICC
ICC1
ISB1
Parameter
Test Conditions
VDD Dynamic Operating
Supply Current
Operating Supply
Current
VDD = Max.,
IOUT = 0 mA, f = fMAX
VDD = Max., CS1 = 0.2V
WE = VDD-0.2V
f=1MHZ
VDD = Max.,
VIN = VIH or VIL
CS1 = VIH , f = 1 MHZ
TTL Standby Current
(TTL Inputs)
Unit
A1
A2, A3
A1
A2, A3
Max.
70
25
30
10
15
A1
A2, A3
0.5
0.6
mA
VDD = Max., VIN = VIH or VIL
CS1 = VIL, f = 0, UB = VIH, LB = VIH
VDD = Max.,
A1
CS1 ≥ VDD – 0.2V,
A2
VIN ≥ VDD – 0.2V, or
A3
VIN ≤ 0.2V, f = 0
OR
15
30
50
µA
mA
mA
OR
ULB Control
ISB2
CMOS Standby
Current (CMOS Inputs)
ULB Control
VDD = Max., CS1 = VIL,
VIN ≤ 0.2V, f = 0; UB / LB = VDD – 0.2V
IS65WV25616BLL, POWER SUPPLY CHARACTERISTICS(1) (Over Operating Range)
Symbol
ICC
ICC1
ISB1
Parameter
Test Conditions
Vdd Dynamic Operating
Supply Current
Operating Supply
Current
VDD = Max.,
IOUT = 0 mA, f = fMAX
VDD = Max., CS1 = 0.2V
WE = VDD-0.2V,
f=1MHZ
VDD = Max.,
VIN = VIH or VIL
CS1 = VIH , f = 1 MHZ
OR
TTL Standby Current
(TTL Inputs)
ULB Control
ISB2
CMOS Standby
Current (CMOS Inputs)
ULB Control
4
Max.
70
—
40
—
20
Unit
A1
A2, A3
A1
A2, A3
Max.
55
40
—
15
—
A1
A2, A3
0.45
—
—
0.45
mA
VDD = Max., VIN = VIH or VIL
CS1 = VIL, f = 0, UB = VIH, LB = VIH
VDD = Max.,
A1
CS1 ≥ VDD – 0.2V,
A2
VIN ≥ VDD – 0.2V, or
A3
VIN ≤ 0.2V, f = 0
OR
20
—
—
—
55
90
µA
mA
mA
VDD = Max., CS1 = VIL,
VIN ≤ 0.2V, f = 0; UB / LB = VDD – 0.2V
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
ISSI
IS65WV25616ALL, IS65WV25616BLL
®
CAPACITANCE(1)
Symbol
Parameter
CIN
Input Capacitance
COUT
Input/Output Capacitance
Conditions
Max.
Unit
VIN = 0V
8
pF
VOUT = 0V
10
pF
Note:
1. Tested initially and after any design or process changes that may affect these parameters.
AC TEST CONDITIONS
Parameter
Input Pulse Level
Input Rise and Fall Times
Input and Output Timing
and Reference Level
Output Load
IS65WV25616ALL
(Unit)
0.4V to VDD-0.2V
5 ns
VREF
IS65WV25616BLL
(Unit)
0.4V to VDD-0.3V
5ns
VREF
See Figures 1 and 2
See Figures 1 and 2
IS65WV25616ALL
1.65V-2.2V
IS65WV25616BLL
2.5V - 3.6V
R1(Ω)
Ω)
3070
3070
R2(Ω)
Ω)
3150
3150
VREF
0.9V
1.5V
VTM
1.8V
2.8V
AC TEST LOADS
R1
R1
VTM
VTM
OUTPUT
OUTPUT
30 pF
Including
jig and
scope
R2
5 pF
Including
jig and
scope
25616l_tst1c.eps
62WV5126ALL tst1a.eps
Figure 1
Figure 2
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
R2
5
ISSI
IS65WV25616ALL, IS65WV25616BLL
®
READ CYCLE SWITCHING CHARACTERISTICS(1) (Over Operating Range)
Symbol
Parameter
55 ns
Min.
Max.
70 ns
Min.
Max.
Unit
tRC
Read Cycle Time
55
—
70
—
ns
tAA
Address Access Time
—
55
—
70
ns
tOHA
Output Hold Time
10
—
10
—
ns
tACS1
CS1 Access Time
—
55
—
70
ns
OE Access Time
—
25
—
35
ns
OE to High-Z Output
—
20
—
25
ns
tLZOE(2)
OE to Low-Z Output
5
—
5
—
ns
tHZCS1
CS1 to High-Z Output
0
20
0
25
ns
tLZCS1
CS1 to Low-Z Output
10
—
10
—
ns
tBA
LB, UB Access Time
—
55
—
70
ns
tHZB
LB, UB to High-Z Output
0
20
0
25
ns
tLZB
LB, UB to Low-Z Output
0
—
0
—
ns
tDOE
tHZOE
(2)
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V, input pulse levels of 0.4 to 1.4V
and output loading specified in Figure 1.
2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
6
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
ISSI
IS65WV25616ALL, IS65WV25616BLL
®
AC WAVEFORMS
READ CYCLE NO. 1(1,2) (Address Controlled) (CS1 = OE = VIL, WE = VIH, UB or LB = VIL)
tRC
ADDRESS
tAA
tOHA
tOHA
DOUT
DATA VALID
PREVIOUS DATA VALID
25616R1.eps
READ CYCLE NO. 2(1,3) (CS1, OE, AND UB/LB Controlled)
tRC
ADDRESS
tAA
tOHA
OE
tDOE
CS1
tHZOE
tLZOE
tACE1/tACE2
tLZCE1
tHZCS1
LB, UB
tBA
tHZB
tLZB
DOUT
HIGH-Z
DATA VALID
51216LL Read 2.eps
Notes:
1. WE is HIGH for a Read Cycle.
2. The device is continuously selected. OE, CS1, UB, or LB = VIL. WE=VIH.
3. Address is valid prior to or coincident with CS1 LOW transition.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
7
ISSI
IS65WV25616ALL, IS65WV25616BLL
®
WRITE CYCLE SWITCHING CHARACTERISTICS(1,2) (Over Operating Range)
Symbol
Parameter
Min.
55 ns
Max.
Min.
70 ns
Max.
Unit
tWC
Write Cycle Time
55
—
70
—
ns
tSCS1
tAW
CS1 to Write End
45
—
60
—
ns
Address Setup Time to Write End
45
—
60
—
ns
tHA
tSA
Address Hold from Write End
0
—
0
—
ns
Address Setup Time
0
—
0
—
ns
tPWB
tPWE
LB, UB Valid to End of Write
45
—
60
—
ns
WE Pulse Width
40
—
50
—
ns
tSD
tHD
Data Setup to Write End
25
—
30
—
ns
Data Hold from Write End
0
—
0
—
ns
tHZWE(3)
tLZWE(3)
WE LOW to High-Z Output
—
20
—
20
ns
WE HIGH to Low-Z Output
5
—
5
—
ns
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 0.9V, input pulse levels of 0.4V to 1.4V
and output loading specified in Figure 1.
2. The internal write time is defined by the overlap of CS1 LOW and UB or LB, and WE LOW. All signals must be in valid states to initiate a Write, but any one can
go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.
3. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
8
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
ISSI
IS65WV25616ALL, IS65WV25616BLL
®
AC WAVEFORMS
WRITE CYCLE NO. 1(1,2) (CS1 Controlled, OE = HIGH or LOW)
tWC
ADDRESS
tHA
tSCS1
CS1
tSCS2
tAW
tPWE
WE
tPWB
LB, UB
tSA
DOUT
tHZWE
tLZWE
HIGH-Z
DATA UNDEFINED
tSD
DIN
tHD
DATA-IN VALID
51216LLWRITE 1.eps
Notes:
1. WRITE is an internally generated signal asserted during an overlap of the LOW states on the CS1, WE inputs and at least
one of the LB and UB inputs being in the LOW state.
2. WRITE = (CS1) [ (LB) = (UB) ] (WE).
WRITE CYCLE NO. 2 (WE Controlled: OE is HIGH During Write Cycle)
tWC
ADDRESS
OE
tHA
tSCS1
CS1
tSCS2
tAW
t PWE
WE
LB, UB
tSA
DOUT
DATA UNDEFINED
tHZWE
tLZWE
HIGH-Z
tSD
DIN
tHD
DATA-IN VALID
51216LL WR2.eps
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
9
ISSI
IS65WV25616ALL, IS65WV25616BLL
®
WRITE CYCLE NO. 3 (WE Controlled: OE is LOW During Write Cycle)
tWC
ADDRESS
OE
tHA
tSCS1
CS1
tSCS2
tAW
t PWE
WE
LB, UB
tSA
DOUT
tHZWE
tLZWE
HIGH-Z
DATA UNDEFINED
tSD
DIN
tHD
DATA-IN VALID
51216LL WR3.eps
WRITE CYCLE NO. 4 (UB/LB Controlled)
t WC
ADDRESS
t WC
ADDRESS 1
ADDRESS 2
OE
t SA
CS1
LOW
t HA
t SA
WE
UB, LB
t HA
t PBW
t PBW
WORD 1
WORD 2
t HZWE
DOUT
t LZWE
HIGH-Z
DATA UNDEFINED
t HD
t SD
DIN
DATAIN
VALID
t HD
t SD
DATAIN
VALID
UB_CSWR4.eps
UB_CSWR4.eps
10
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
ISSI
IS65WV25616ALL, IS65WV25616BLL
®
DATA RETENTION SWITCHING CHARACTERISTICS
Symbol
Parameter
Test Condition
Min.
Max.
Unit
VDR
VDD for Data Retention
See Data Retention Waveform
1.2
3.6
V
IDR
Data Retention Current
VDD = 1.2V, CS1 ≥ VDD – 0.2V
—
—
—
20
40
60
µA
µA
µA
tSDR
tRDR
Data Retention Setup Time
See Data Retention Waveform
0
—
ns
Recovery Time
See Data Retention Waveform
tRC
—
ns
A1
A2
A3
DATA RETENTION WAVEFORM (CS1 Controlled)
tSDR
Data Retention Mode
tRDR
VDD
1.65V
1.4V
VDR
CS1
GND
CS1 ≥ VDD - 0.2V
51216LT_DR.eps
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
11
ISSI
IS65WV25616ALL, IS65WV25616BLL
®
ORDERING INFORMATION: IS65WV25616ALL (1.65V-2.2V)
Temperature Range (A1): –40°C to +85°C
Speed (ns)
70
Order Part No.
Package
IS65WV25616ALL-70TA1
44-pin TSOP-II
Temperature Range (A2): –40°C to +105°C
Speed (ns)
70
Order Part No.
Package
IS65WV25616ALL-70TA2
44-pin TSOP-II
Temperature Range (A3): –40°C to +125°C
Speed (ns)
70
Order Part No.
Package
IS65WV25616ALL-70TA3
44-pin TSOP-II
ORDERING INFORMATION: IS65WV25616BLL (2.5V-3.6V)
Temperature Range (A1): –40°C to +85°C
Speed (ns)
55
Order Part No.
Package
IS65WV25616BLL-55TA1
IS65WV25616BLL-55TLA1
44-pin TSOP-II
44-pin TSOP-II, Lead-free
Temperature Range (A2): –40°C to +105°C
Speed (ns)
70
Order Part No.
Package
IS65WV25616BLL-70TA2
44-pin TSOP-II
Temperature Range (A3): –40°C to +125°C
Speed (ns)
70
12
Order Part No.
Package
IS65WV25616BLL-70TA3
44-pin TSOP-II
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. 00B
06/20/06
ISSI
®
PACKAGING INFORMATION
Plastic TSOP
Package Code: T (Type II)
N
N/2+1
E1
1
Notes:
1. Controlling dimension: millimieters,
unless otherwise specified.
2. BSC = Basic lead spacing
between centers.
3. Dimensions D and E1 do not
include mold flash protrusions and
should be measured from the
bottom of the package.
4. Formed leads shall be planar with
respect to one another within
0.004 inches at the seating plane.
E
N/2
D
SEATING PLANE
A
ZD
.
b
e
Symbol
Ref. Std.
No. Leads
A
A1
b
C
D
E1
E
e
L
ZD
α
Millimeters
Min
Max
Inches
Min
Max
(N)
32
—
1.20
—
0.047
0.05 0.15
0.002 0.006
0.30 0.52
0.012 0.020
0.12 0.21
0.005 0.008
20.82 21.08
0.820 0.830
10.03 10.29
0.391 0.400
11.56 11.96
0.451 0.466
1.27 BSC
0.050 BSC
0.40 0.60
0.016 0.024
0.95 REF
0.037 REF
0°
5°
0°
5°
L
α
A1
Plastic TSOP (T - Type II)
Millimeters
Inches
Min
Max
Min Max
44
—
1.20
—
0.047
0.05 0.15
0.002 0.006
0.30 0.45
0.012 0.018
0.12 0.21
0.005 0.008
18.31 18.52
0.721 0.729
10.03 10.29
0.395 0.405
11.56 11.96
0.455 0.471
0.80 BSC
0.032 BSC
0.41 0.60
0.016 0.024
0.81 REF
0.032 REF
0°
5°
0°
5°
Millimeters
Min
Max
C
Inches
Min
Max
50
—
1.20
0.05 0.15
0.30 0.45
0.12 0.21
20.82 21.08
10.03 10.29
11.56 11.96
0.80 BSC
0.40 0.60
0.88 REF
0°
5°
—
0.047
0.002 0.006
0.012 0.018
0.005 0.008
0.820 0.830
0.395 0.405
0.455 0.471
0.031 BSC
0.016 0.024
0.035 REF
0°
5°
Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
Rev. F
06/18/03