CXP82032/82040/82052/82060 CMOS 8-bit Single Chip Microcomputer Description The CXP82032/82040/82052/82060 is a CMOS 8bit single chip microcomputer integrating on a single chip an A/D converter, serial interface, timer/counter, time-base timer, capture timer/counter, fluorescent display panel controller/driver, remote control reception circuit, and PWM output besides the basic configurations of 8-bit CPU, ROM, RAM, and I/O port. The CXP82032/82040/82052/82060 also provides sleep/stop function that enables lower power consumption. 100 pin QFP (Plastic) Structure Features Silicon gate CMOS IC • Wide-range instruction system (213 instructions) to cover various types of data — 16-bit arithmetic/multiplication and division/boolean bit operation instructions • Minimum instruction cycle 250ns at 16MHz operation 122µs at 32kHz operation • Incorporated ROM capacity 32k bytes (CXP82032) 40k bytes (CXP82040) 52K bytes (CXP82052) 60K bytes (CXP82060) • Incorporated RAM capacity 3984 bytes (including fluorescent display area) • Peripheral functions — A/D converter 8 bits, 8 channels, successive approximation method (Conversion time of 3.25µs/16MHz) — Serial interface Buffer RAM incorporated (Auto transfer for 1 to 32 bytes), 1 channel 8-bit clock synchronized type (MSB/LSB first selectable), 1 channel Start-stop synchronized type (UART), 1 channel — Timers 8-bit timer, 8-bit timer/counter, 19-bit time-base timer 16-bit capture timer/counter, 32kHz timer/counter — Fluorescent display panel controller/driver Supports the universal grid fluorescent display panel. High voltage drive output port of 56 pins (40V) Maximum of 640 segments display possible Display timing number of 1 to 20 Dimmer function Incorporated pull-down resistor (Mask option) Hardware key scan function (Maximum of 16 × 8 key matrix supportable) — Remote control reception circuit 8-bit pulse measurement counter, 6-stage FIFO — PWM output 14 bits, 1 channel • Interruption 17 factors, 15 vectors, multi-interruption possible • Standby mode Sleep/stop • Package 100-pin plastic QFP • Piggy/evaluation chip CXP82000 100-pin ceramic QFP Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. –1– E97413A95-PS 8 –2– RAM RAM ADJ TO CINT EC1 16-BIT CAPTURE TIMER/COUNTER 2 8-BIT TIMER 1 8-BIT TIMER/COUNTER 0 EC0 BUFFER RAM SERIAL INTERFACE (CH1) SERIAL INTERFACE (CH0) CS0 SI0 SO0 SCK0 FIFO SI1 SO1 SCK1 REMOCON 14-BIT PWM GENERATOR UART BAUD RATE GENERATOR UART RECEIVER UART TRANSMITTER KEY SCAN FDP CONTROLLER/ DRIVER A/D CONVERTER RMC PWM TxD RxD 32 A24 to A56 VFDP KR0 to KR7 8 8 A16 to A23 G0/A0 to G15/A15 16 AN0 to AN7 2 2 2 2 PRESCALER/ TIME-BASE TIMER ROM 32K/40K/ 52K/60K BYTES SPC 700 CPU CORE TEX TX EXTAL XTAL RST VDD VSS 32kHz TIMER/COUNTER RAM 3984 BYTES CLOCK GENERATOR/ SYSTEM CONTROL PORT A PORT B PORT C PORT D 8 8 4 PI0 to PI4 PH0 to PH7 PG0 to PG7 PF0 to PF7 8 PD0 to PD7 8 PE6 to PE7 PC0 to PC7 8 2 PB0 to PB7 8 PE0 to PE5 PA0 to PA7 8 6 PORT E PORT F PORT G PORT H PORT I INT0 INT1 INT2 INT3/NMI INTERRUPT CONTROLLER Block Diagram CXP82032/82040/82052/82060 CXP82032/82040/82052/82060 A20 A19 A18 A17 A16 G15/A15 G14/A14 VDD G13/A13 G12/A12 G11/A11 G10/A10 G9/A9 G8/A8 G7/A7 G6/A6 G5/A5 G4/A4 G3/A3 G2/A2 Pin Assignment (Top View) 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 G1/A1 1 80 A21 G0/A0 2 79 A22 NC 3 78 A23 PE0/EC0/INT0 4 77 PH7/A24 PE1/EC1/INT1 5 76 PH6/A25 PE2/INT2 6 75 PH5/A26 PE3/INT3/NMI 7 74 PH4/A27 PE4/RMC 8 73 PH3/A28 PE5/CINT 9 72 PH2/A29 PE6/PWM 10 71 PH1/A30 PE7/TO/ADJ 11 70 PH0/A31 PC0/KR0 12 69 PG7/A32 PC1/KR1 13 68 PG6/A33 PC2/KR2 14 67 PG5/A34 PC3/KR3 15 66 PG4/A35 PC4/KR4 16 65 PG3/A36 PC5/KR5 17 64 PG2/A37 PC6/KR6 18 63 PG1/A38 PC7/KR7 19 62 PG0/A39 PB0/TxD 20 61 PF7/A40 PB1/CS0/RxD 21 60 PF6/A41 PB2/SCK0 22 59 PF5/A42 PB3/SI0 23 58 PF4/A43 PB4/SO0 24 57 PF3/A44 PB5/SCK1 25 56 PF2/A45 PB6/SI1 26 55 PF1/A46 PB7/SO1 27 54 PF0/A47 PI0 28 53 PD7/A48 PA0/AN0 29 52 PD6/A49 PA1/AN1 30 51 PD5/A50 Note) 1. NC (Pin 3) is left open. 2. VDD (Pins 44 and 89) must be connected to VDD. –3– PD4/A51 PD3/A52 PD2/A53 PD1/A54 PD0/A55 VFDP VDD PI3/TEX PI2/TX Vss XTAL EXTAL RST PI1 PA7/AN7 PA6/AN6 PA5/AN5 PA4/AN4 PA3/AN3 PA2/AN2 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 CXP82032/82040/82052/82060 Pin Description Symbol I/O Functions (Port A) 8-bit I/O port. I/O can be set in a unit of single bits. Incorporation of the pull-up resistor can be set through the program in a unit of 4 bits. (8 pins) PA0/AN0 to PA7/AN7 I/O/ Analog input PB0/TxD I/O/Output UART transmission data output. PB1/CS0/ RxD I/O/Input/ Input Chip select input for serial interface (CH0). PB2/SCK0 I/O/I/O PB3/SI0 I/O/Input PB4/SO0 I/O/Output PB5/SCK1 I/O/I/O PB6/SI1 I/O/Input Serial data input (CH1). PB7/SO1 I/O/Output Serial data output (CH1). (Port B) 8-bit I/O port. I/O can be set in a unit of single bits. Incorporation of the pull-up resistor can be set through the program in a unit of 4 bits. (8 pins) Analog inputs to A/D converter. (8 pins) UART reception data input pin. Serial clock I/O (CH0). Serial data input (CH0). Serial data output (CH0). Serial clock I/O (CH1). I/O/Input (Port C) 8-bit I/O port. I/O can be set in a unit of single bits. Can drive 12mA sink current. Incorporation of the pull-up resistor can be set through the program in a unit of 4 bits. (8 pins) Serves as key return inputs when operating key scan with fluorescent display panel (FDP) segment signal. (8 pins) PD0/A55 to PD7/A48 I/O/Output (Port D) 8-bit I/O port. I/O can be set in a unit of single bits. (8 pins) FDP segment signal (anode connection) outputs. PE0/INT0/ EC0 Input/Input/ Input PE1/INT1/ EC1 Input/Input/ Input PE2/INT2 Input/Input PE3/INT3/ NMI Input/Input/ Input PE4/RMC Input/Input PE5/CINT Input/Input External capture input to 16-bit timer/counter. PE6/PWM Output/Output 14-bit PWM output. PE7/TO/ ADJ Output/Output/ Output Output for the 16-bit timer/counter rectangular waves, and 32kHz oscillation frequency division. PC0/KR0 to PC7/KR7 (Port E) 8-bit port. Lower 6 bits are for inputs; upper 2 bits are for outputs. (8 pins) –4– Inputs for external interruption request. (4 pins) External event inputs for timer/counter. (2 pins) Non-maskable interruption request input. Remote control reception circuit input. CXP82032/82040/82052/82060 Symbol I/O Functions I/O/Output (Port F) 8-bit I/O port. I/O can be set in a unit of single bits. (8 pins) FDP segment signal (anode connection) outputs. (8 pins) PG0/A39 to PG7/A32 Output/Output (Port G) 8-bit output port. (8 pins) FDP segment signal (anode connection) outputs. (8 pins) PH0/A31 to PH7/A24 Output/Output (Port H) 8-bit output port. (8 pins) FDP segment signal (anode connection) outputs. (8 pins) PI0 Input PI1 Input PI2/TX Input PI3/TEX Input/Input A16 to A23 Output FDP segment signal (anode connection) outputs. (8 pins) G0/A0 to G15/A15 Output/Output Outputs for FDP timing signals (grid connection)/segment signals (anode connection). (16 pins) PF0/A47 to PF7/A40 Input Crystal connectors for system clock oscillation. When the clock is supplied externally, input to EXTAL; opposite phase clock should be input to XTAL. Input Low-level active, system reset. XTAL RST Crystal connectors for 32kHz timer/counter clock oscillation. For usage as event counter, input to TEX, and leave TX open. FDP voltage supply when incorporated pull-down (PD) resistor is set by mask option. VFDP EXTAL (Port I) 4-bit input port. (4 pins) NC NC. Under normal operation, leave this pin open. VDD VCC supply. VSS GND. –5– CXP82032/82040/82052/82060 I/O Circuit Format for Pins Pin After a reset Circuit format Port A ∗ Pull-up resistor "0" after a reset Port A data PA0/AN0 to PA7/AN7 Port A direction IP Input protection circuit "0" after a reset Hi-Z Internal data bus RD (Port A) Port A input selection Input multiplexer "0" after a reset A/D converter 8 pins ∗ Pull-up transistor approx. 100kΩ Port B ∗ Pull-up resistor "0" after a reset Port B data PB0/TxD PB1/CS0/RxD PB3/SI0 PB6/SI1 Port B direction IP Hi-Z "0" after a reset Schmitt input (PB0/TxD excluded) Internal data bus RD (Port B) 4 pins CS0 SI0 SI1 RxD ∗ Pull-up transistor approx. 100kΩ Port B ∗ Pull-up resistor "0" after a reset SCK OUT Serial clock output enable Port B output selection PB2/SCK0 PB5/SCK1 "0" after a reset Hi-Z Port B data IP Port B direction "0" after a reset Schmitt input Internal data bus RD (Port B) 2 pins ∗ Pull-up transistor approx. 100kΩ SCK IN –6– CXP82032/82040/82052/82060 Pin Circuit format After a reset Port B ∗ Pull-up resistor "0" after a reset SO Serial data output enable Port B output selection PB4/SO0 PB7/SO1 "0" after a reset Hi-Z Port B data IP Port B direction "0" after a reset Internal data bus RD (Port B) 2 pins ∗ Pull-up transistor approx. 100kΩ Port C ∗2 Pull-up resistor "0" after a reset Port C data PC0/KR0 to PC7/KR7 ∗1 Port C direction IP Hi-Z "0" after a reset Internal data bus RD (Port C) Key input signak 8 pins ∗1 Large current 12mA ∗2 Pull-up transistor approx. 100kΩ Port E PE0/EC0/INT0 PE1/EC1/INT1 PE2/INT2 PE3/INT3/NMI PE4/RMC PE5/CINT Schmitt input IP EC0/INT0 EC1/INT1 INT2 INT3/NM1 RMC CINT Hi-Z Internal data bus RD (PortE) 6 pins Port E PWM Port E output selection "0" after a reset PE6/PWM High level Port E data "1" after a reset Output enable Internal data bus 1 pin RD (Port E) –7– CXP82032/82040/82052/82060 Pin Circuit format After a reset Port E Internal reset signal 00 Port E data "1" after a reset TO ADJ16K∗1 ADJ2K∗2 PE7/TO/ADJ 01 10 11 High level (High level at ON resistance of pull-up transistor during a reset) MPX ∗2 Port E output selection (upper) Port E output selection (lower) ∗1 ADJ signal is a frequency dividing output for 32kHz oscillation frequency adjustment. ADJ2K can be used for buzzer output. ∗2 Pull-up transistor approx. 150kΩ "00" after a reset TO output enable 1 pin Port D Port F PD0/A55 to PD7/A48 PF0/A47 to PF7/A40 Segment output data ∗ Output selection control signal ("0" after a reset) OP Port D and F data Pull-down resistor IP Port D and F direction "1" after a reset Hi-Z or Low level (when PD resistor is connected) VFDP Internal data bus 16 pins ∗ RD (Ports D and F) ∗ High voltage drive transistor Port G Segment output data Port H PG0/A39 to PG7/A32 PH0/A31 to PH7/A24 ∗ Output selection control signal ("0" after a reset) OP Port G and H data Mask option Pull-down resistor "0" after a reset VFDP Hi-Z or Low level (when PD resistor is connected) Internal data bus 16 pins ∗ High voltage drive transistor RD (Ports G and H) Segment output data ∗ Output selection control signal ("0" after a reset) A16 to A23 Mask option OP Pull-down resistor VFDP ∗ High voltage drive transistor 8 pins –8– Hi-Z or Low level (when PD resistor is connected) CXP82032/82040/82052/82060 Pin After a reset Circuit format Segment output data Timing output data Output selection control signal ("0" after a reset) G0/A0 to G15/A15 ∗ Hi-Z or Low level (when PD resistor is connected) Mask option OP Pull-down resistor VFDP ∗ High voltage drive transistor 16 pins EXTAL XTAL EXTAL • Diagram shows circuit composition during oscillation. IP IP • Feedback resistor is removed and XTAL becomes High level during stop. XTAL Oscillation 2 pins PI0 PI1 Internal data bus IP Hi-Z RD (Port I) 2 pins TEX oscillation circuit control "1" after a reset Internal data bus PI2/TX PI3/TEX PI3/TEX 2 pins PI2/TX A A A A A A A A IP IP RD Internal data bus RD Clock input Oscillation stop Port input Pull-up resistor RST Mask option OP Low level IP Schmitt input 1 pin –9– CXP82032/82040/82052/82060 Absolute Maximum Ratings Item Supply voltage Symbol VDD FDP display supply voltage VFDP (Vss = 0V reference) Rating Unit –0.3 to +7.0 –40∗2 to +7.0∗1 V Remarks V Input voltage VIN Output voltage VOUT –0.3 to +7.0∗1 –0.3 to +7.0∗1 Display output voltage VOD –40∗2 to +7.0∗1 V IOH –5 mA All pins excluding display outputs∗3 (value per pin) IODH1 –15 mA Display outputs A20 to A55 (value per pin) IODH2 –50 mA Display outputs G0/A0 to G15/A15, and A16 to A19 (value per pin) ∑IOH –30 mA Total for all pins excluding display outputs ∑IODH –120 mA Total for all display outputs IOL 15 mA IOLC 20 mA Pins excluding large current output (value per pin) Large current output pins∗4 (value per pin) Low level total output current ∑IOL 100 mA Total for all output pins High level output current High level total output current Low level output current V V Operating temperature Topr –20 to +75 °C Storage temperature Tstg –55 to +150 °C 600 mW Allowable power dissipation PD ∗1 ∗2 ∗3 ∗4 VIN, VOUT and VOD must not exceed VDD + 0.3V. VFDP and VOD must not exceed VDD – 40V. Specifies output current of general-purpose I/O ports. The large current drive transistor is the N-CH transistor of Port C (PC). Note) Usage exceeding absolute maximum ratings may permanently impair the LSI. Normal operation should be conducted under the recommended operating conditions. Exceeding these conditions may adversely affect the reliability of the LSI. – 10 – CXP82032/82040/82052/82060 Recommended Operating Conditions Item Supply voltage High level input voltage Symbol (Vss = 0V reference) Min. Max. Unit 4.5 5.5 V Guaranteed operation range during 1/2 and 1/4 frequency dividing operation mode 3.5 5.5 V During 1/16 frequency dividing operation mode or sleep mode 2.7 5.5 V Guaranteed operation range with TEX clock 2.5 5.5 V VIH 0.7VDD VDD V Guaranteed data hold range during stop ∗1 VIHS 0.8VDD VDD V ∗2 VIHH 0.7VDD VDD V ∗3 VDD Remarks VIL 0 0.3VDD V EXTAL∗4 ∗1 VILS 0 0.2VDD V ∗2 VILH 0 0.7 V ∗3 VILEX –0.3 0.4 V EXTAL∗4 Operating temperature Topr –20 +75 °C VIHEX Low level input voltage VDD – 0.4 VDD + 0.3 V ∗1 Value for each pin of normal input port (PA,PB0, PB4, PB7, PC). ∗2 Value of the following pins: RST, CINT, CS0/TxD, RxD, SI0, SI1, SCK0, SCK1, EC0/INT0, EC1/INT1, INT2, INT3/NMI, RMC. ∗3 Value of the following pins: PD, PF. ∗4 Specifies only during external clock input. – 11 – CXP82032/82040/82052/82060 Electrical Characteristics DC Characteristics Item High level output voltage Low level output voltage (Ta = –20 to +75°C, VSS = 0V reference) Symbol VOH VOL Pins PA to PD, PE6, PE7, PF to PH PA to PC, PE6, PE7 PC IIHE IILE IIHT Input current IILT EXTAL TEX IILR RST∗1 IIL PA to PC∗2 Conditions Open drain output leakage current (P-CH Tr off state) ILOL Pull-down resistor∗3 RL I/O leakage current IIZ Max. Unit 4.0 V VDD = 4.5V, IOH = –1.2mA 3.5 V VDD = 4.5V, IOL = 1.8mA 0.4 V VDD = 4.5V, IOL = 3.6mA 0.6 V VDD = 4.5V, IOL = 12.0mA 1.5 V VDD = 5.5V, VIH = 5.5V 0.5 40 µA VDD = 5.5V, VIL = 0.4V –0.5 –40 µA VDD = 5.5V, VIL = 5.5V 0.1 10 µA VDD = 5.5V, VIL = 0.4V –0.1 –10 µA –1.5 –400 µA –50 µA VDD = 5.5V, VIL = 0.4V VDD = 4.5V, VIL = 4.0V G0/A0 to G15/A15 A16 to A19 VDD = 4.5V VOH = VDD –2.5V G0/A0 to G15/A15 A16 to A55 VDD = 5.5V VOL = VDD – 35V VFDP = VDD – 35V G0/A0 to G15/A15 A16 to A55 PA to PC∗2, PD∗4,PE0 to PE5,PF∗4,PI, RST∗1 Typ. VDD = 4.5V, IOH = –0.5mA A20 to A55 Display output IOH current Min. VDD = 5V VOD – VFDP = 30V VDD = 5.5V VI = 0, 5.5V – 12 – –3.3 µA –8 mA –30 mA 30 70 –20 µA 220 kΩ ±10 µA CXP82032/82040/82052/82060 Item Symbol Pins Conditions VDD = 5.5V, 16MHz crystal oscillation (C1 = C2 = 15pF) VDD = 3V, 32kHz crystal oscillation (C1 = C2 = 47pF) IDD2 Input capacity IDDS1 VDD Max. Unit 23 50 mA 30 100 µA 1.2 8 mA 12 30 µA 10 µA 20 pF Sleep mode VDD = 5.5V, 16MHz crystal oscillation (C1 = C2 = 15pF) IDDS2 VDD = 3V, 32kHz crystal oscillation (C1 = C2 = 47pF) IDDS3 Stop mode VDD = 5.5V, termination of 16MHz and 32kHz crystal oscillation CIN Typ. 1/2 frequency dividing operation mode IDD1 Power supply current∗5 Min. PA to PC, PD∗4, Clock 1MHz PE0 to PE5, 0V for all pins excluding PF∗4,PI, measured pins EXTAL, TEX, RST 10 ∗1 RST specifies the input current when pull-up resistor has been selected; leakage current when no resistor has been selected. ∗2 PA to PC pins specify the input current when pull-up resistor has been selected; leakage current when no resistor has been selected. ∗3 When incorporated pull-down resistor has been selected through mask option. ∗4 PD and PF pins are used as inputs by program. They specify pull-down resistor when no resistor has been selected by mask option. ∗5 When all pins are open. – 13 – CXP82032/82040/82052/82060 AC Characteristics (1) Clock timing (Ta = –20 to +75°C, VDD = 4.5 to 5.5V, Vss = 0V reference) Item Symbol System clock frequency Pin fC Conditions Min. XTAL EXTAL Fig. 1, Fig. 2 1 EXTAL Fig. 1, Fig. 2 External clock drive 28 EXTAL Fig. 1, Fig. 2 External clock drive tsys + 50∗1 EC0, EC1 Fig. 3 EC0, EC1 Fig. 3 Event count input clock rise time, fall time tXL tXH tCR tCF tEH tEL tER tEF System clock frequency fC TEX TX VDD = 2.7 to 5.5V Fig. 2 (32kHz clock applied condition) Event count input pulse width tTL tTH TEX Fig. 3 Event count input rise time, fall time tTR tTF TEX Fig. 3 System clock input pulse width System clock input rise time, fall time Event count input clock pulse width Typ. Max. Unit 16 MHz ns 200 ns ns 20 ms kHz 32.768 µs 10 20 ms ∗1 tsys indicates the three values below according to the upper two bits (CPU clock selection) of the clock control register (CLC: 00FEh). tsys [ns] = 2000/fc (upper two bits = "00"), 4000/fc (upper two bits = "01"), 16000/fc (upper two bits = "11") 1/fc VDD – 0.4V EXTAL 0.4V tXH tCF tXL tCR Fig. 1. Clock timing AAAAAAAAAAAA AAAAAAAAAAAA Crystal oscillation Ceramic oscillation EXTAL C1 32kHz clock applied condition Crystal oscillation External clock EXTAL XTAL C2 TEX XTAL 74HC04 TX C2 C1 Fig. 2. Clock applied conditions 0.8VDD TEX EC0 EC1 0.2VDD tEH tTH tEF tTF tEL tTL Fig. 3. Event count clock timing – 14 – tER tTR CXP82032/82040/82052/82060 (2) Serial transfer (CH0) Item (Ta = –20 to +75°C, VDD = 4.5 to 5.5V, Vss = 0V reference) Symbol Conditions Pin Min. Max. Unit CS0 ↓ → SCK0 delay time tDCSK SCK0 Chip select transfer mode (SCK0 = output mode) tsys + 200 ns CS0 ↑ → SCK0 float delay time tDCSKF SCK0 Chip select transfer mode (SCK0 = output mode) tsys + 200 ns CS0 ↓ → SO0 delay time tDCSO SO0 Chip select transfer mode tsys + 200 ns CS0 ↑ → SO0 float delay time tDCSOF SO0 Chip select transfer mode tsys + 200 ns CS0 High level width tWHCS CS0 Chip select transfer mode tsys + 200 ns SCK0 cycle time tKCY Input mode 2tsys + 200 ns SCK0 16000/fc ns SCK0 High, Low level width tKH tKL tsys + 100 ns SCK0 8000/fc – 50 ns SI0 input set-up time (for SCK0 ↑) tSIK SCK0 input mode 100 ns SI0 SCK0 output mode 200 ns SI0 input hold time (for SCK0 ↑) tKSI tsys + 200 ns SI0 100 ns SCK0 ↓ → SO0 delay time tKSO SO0 Output mode Input mode Output mode SCK0 input mode SCK0 output mode SCK0 input mode SCK0 output mode tsys + 200 ns 100 ns Note 1) tsys indicates the three values below according to the upper two bits (CPU clock selection) of the clock control register (CLC: 00FEh). tsys [ns] = 2000/fc (upper two bits = "00"), 4000/fc (upper two bits = "01"), 16000/fc (upper two bits = "11") Note 2) The load condition for the SCK0 output mode, SO0 output delay time is 50pF + 1TTL. – 15 – CXP82032/82040/82052/82060 tWHCS CS0 0.8VDD 0.2VDD tKCY tDCSK tKL tDCSKF tKH 0.8VDD 0.8VDD SCK0 0.2VDD tSIK tKSI 0.8VDD SI0 Input data 0.2VDD tDCSO tKSO tDCSOF 0.8VDD SO0 Output data 0.2VDD Fig. 4. Serial transfer CH0 timing – 16 – CXP82032/82040/82052/82060 Serial transfer (CH1) Item (Ta = –20 to +75°C, VDD = 4.5 to 5.5V, Vss = 0V reference) Symbol Pin tKCY SCK1 SCK1 High, Low level width tKH tKL SCK1 SI1 input set-up time (for SCK1 ↑) tSIK SI1 SI1 input hold time (for SCK1 ↑) tKSI SI1 SCK1 ↓ → SO1 delay time tKSO SO1 SCK1 cycle time Condition Min. Max. Input mode 1000 ns Ouput mode 16000/fc ns Input mode 400 ns Ouput mode 8000/fc – 50 ns SCK1 input mode 100 ns SCK1 ouput mode 200 ns SCK1 input mode 200 ns SCK1 ouput mode 100 ns SCK1 input mode 200 ns SCK1 ouput mode 100 ns Note) The load condition for the SCK1 output mode, SO1 output delay time is 50pF + 1TTL. tKCY tKL tKH 0.8VDD SCK1 0.2VDD tSIK tKSI 0.8VDD SI1 Unit Input data 0.2VDD tKSO 0.8VDD SO1 Output data 0.2VDD Fig. 5. Serial transfer CH1 timing – 17 – CXP82032/82040/82052/82060 (3) A/D converter characteristics (Ta = –20 to +75°C, VDD = 4.5 to 5.5V, Vss = 0V reference) Item Symbol Max. Unit Resolution 8 Bits Linearity error ±3 LSB Zero transition voltage VZT∗1 Full-scale transition voltage VFT∗2 Conversion time Sampling time tCONV tSAMP Analog input voltage VIAN Pin Ta = 25°C VDD = 5.0V VSS = 0V AN0 to AN7 Digital conversion value Linearity error 01h 00h VFT Analog input Min. Typ. –10 10 70 mV 4910 4970 5030 mV 26/fADC∗3 6/fADC∗3 FFh FEh VZT Condition 0 µs µs VDD V ∗1 VZT: Value at which the digital conversion value changes from 00h to 01h and vice versa. ∗2 VFT: Value at which the digital conversion value changes from FEh to FFh and vice versa. ∗3 fADC indicates the below values due to the contents of bit 6 (CKS) of the A/D control register (ADC: 00F9h) and bits 7 (PCK1) and 6 (PCK0) of the clock control register (CLC: 00FEh). fADC = fc (CKS = "0"), fc/2 (CKS = "1") However, the selection for fADC = fc (CKS = "0") is limited in the clock range of fc = 1 to 14MHz (VDD = 4.5 to 5.5V). Fig. 6. Definition of A/D converter terms – 18 – CXP82032/82040/82052/82060 (4) Interruption, reset input Item (Ta = –20 to +75°C, VDD = 4.5 to 5.5V, Vss = 0V reference) Symbol Pin Condition External interruption High, Low level width tIH tIL INT0 INT1 INT2 NMI/INT3 Reset input Low level width tRSL RST Min. Max. Unit 1 µs 32/fc µs tIL tIH 0.8VDD INT0 INT1 INT2 NMI/INT3 (NMI specifies only for the falling edge) 0.2VDD tIL tIH Fig. 7. Interruption input timing tRSL RST 0.2VDD Fig. 8. RST input timing – 19 – CXP82032/82040/82052/82060 Appendix AAAA AAAA AAAA AAAA EXTAL EXTAL XTAL Rd C1 AAAA AAAA (iii) Sub clock (ii) Main clock (i) Main clock EXTAL TEX XTAL XTAL TX Rd Rd C2 C2 C1 C1 C2 Fig. 9. Recommended oscillation circuit Manufacturer MURATA MFG CO., LTD. RIVER ELETEC CO., LTD KINSEKI LTD. Seiko Instruments Inc. Model fc (MHz) CSA10.0MTZ 10.0 CSA12.0MTZ 12.0 CSA16.00MXZ040 CST10.0MTW∗ 16.0 10.0 C1 (pF) C2 (pF) 30 30 5 5 30 30 CST12.0MTW∗ 12.0 CST16.00MXW0C1∗ 16.0 5 5 8.0 18 18 12.0 12 12 16.0 10 10 8.0 10 10 12.0 5 5 16.0 Open Open 32.768kHz 18 18 HC-49/U03 HC-49/U (-S) VTC-200 SP-T Rd (Ω) Remarks (i) 0 (ii) 330 (i) 0 330k Models marked with an asterisk (∗) have the built-in ground capacitance (C1, C2). – 20 – Circuit example (iii) CL = 12.5pF CXP82032/82040/82052/82060 Characteristics Curve IDD vs. VDD IDD vs. fc (Ta = 25°C, Typical) (VDD = 5V, Ta = 25°C, Typical) 100 25 1/2 dividing mode 20 1/4 dividing mode 10 Sleep mode 1 IDD – Supply current [mA] IDD – Supply current [mA] 1/2 dividing mode 1/16 dividing mode 15 10 1/4 dividing mode 0.1 32kHz mode 5 32kHz Sleep mode 1/16 dividing mode Sleep mode 0.01 0 0 1 2 3 4 5 6 7 0 VDD – Supply voltage [V] 5 10 fc – System clock [MHz] – 21 – 15 20 CXP82032/82040/82052/82060 Package Outline Unit: mm 100PIN QFP (PLASTIC) 23.9 ± 0.4 + 0.4 20.0 – 0.1 + 0.1 0.15 – 0.05 80 51 + 0.4 14.0 – 0.1 17.9 ± 0.4 15.8 ± 0.4 50 81 A 31 100 1 0.65 30 + 0.15 0.3 – 0.1 0.13 + 0.2 0.1 – 0.05 + 0.35 2.75 – 0.15 M 0° to 10° DETAIL A 0.8 ± 0.2 (16.3) 0.15 PACKAGE STRUCTURE PACKAGE MATERIAL EPOXY RESIN SONY CODE QFP-100P-L01 LEAD TREATMENT SOLDER PLATING EIAJ CODE QFP100-P-1420 LEAD MATERIAL 42/COPPER ALLOY PACKAGE MASS 1.7g JEDEC CODE – 22 –