PRODUCT SPECIFICATIONS ® Integrated Circuits Group LH28F800BGHB-TTL90 Flash Memory 8M (512K × 16) (Model No.: LHF80BZA) Spec No.: EL10Z134B Issue Date: Sept. 19, 2001 sharp LHF80BZA ●Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company. ●When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions. (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). •Office electronics •Instrumentation and measuring equipment •Machine tools •Audiovisual equipment •Home appliance •Communication equipment other than for trunk lines (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. •Control and safety devices for airplanes, trains, automobiles, and other transportation equipment •Mainframe computers •Traffic control systems •Gas leak detectors and automatic cutoff devices •Rescue and security equipment •Other safety devices and safety equipment, etc. (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy. •Aerospace equipment •Communications equipment for trunk lines •Control equipment for the nuclear power industry •Medical equipment related to life support, etc. (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. ●Please direct all queries regarding the products covered herein to a sales representative of the company. Rev. 1.1 sharp LHF80BZA 1 CONTENTS PAGE PAGE 1 INTRODUCTION.............................................................. 3 5 DESIGN CONSIDERATIONS ...................................... 19 1.1 Features ........................................................................ 3 5.1 Three-Line Output Control ....................................... 19 1.2 Product Overview......................................................... 3 5.2 Power Supply Decoupling ........................................ 19 5.3 VPP Trace on Printed Circuit Boards ........................ 19 2 PRINCIPLES OF OPERATION........................................ 6 5.4 VCC, VPP, RP# Transitions ....................................... 19 2.1 Data Protection............................................................. 7 5.5 Power-Up/Down Protection...................................... 20 5.6 Power Dissipation ..................................................... 20 3 BUS OPERATION ............................................................ 7 3.1 Read.............................................................................. 7 6 ELECTRICAL SPECIFICATIONS ............................... 21 3.2 Output Disable.............................................................. 7 6.1 Absolute Maximum Ratings ..................................... 21 3.3 Standby......................................................................... 7 6.2 Operating Conditions ................................................ 21 3.4 Deep Power-Down ....................................................... 7 6.2.1 Capacitance ......................................................... 21 3.5 Read Identifier Codes Operation .................................. 8 6.2.2 AC Input/Output Test Conditions ....................... 22 3.6 Write............................................................................. 8 6.2.3 DC Characteristics .............................................. 23 6.2.4 AC Characteristics - Read-Only Operations ....... 25 4 COMMAND DEFINITIONS............................................. 8 6.2.5 AC Characteristics - Write Operations ............... 27 4.1 Read Array Command................................................ 11 6.2.6 Alternative CE#-Controlled Writes..................... 29 4.2 Read Identifier Codes Command ............................... 11 6.2.7 Reset Operations ................................................. 31 4.3 Read Status Register Command ................................. 11 6.2.8 Block Erase and Word Write Performance ......... 32 4.4 Clear Status Register Command................................. 11 4.5 Block Erase Command............................................... 11 7 PACKAGE AND PACKING SPECIFICATIONS......... 33 4.6 Word Write Command ............................................... 12 4.7 Block Erase Suspend Command ................................ 12 4.8 Word Write Suspend Command................................. 13 4.9 Considerations of Suspend ......................................... 13 4.10 Block Locking .......................................................... 13 4.10.1 VPP=VIL for Complete Protection ...................... 13 4.10.2 WP#=VIL for Block Locking.............................. 13 4.10.3 WP#=VIH for Block Unlocking.......................... 13 Rev. 1.1 LHF80BZA sharp 2 LH28F800BGHB-TTL90 8M-BIT (512Kbit × 16) Smart3 Flash MEMORY ■ Smart3 Technology 2.7V-3.6V VCC 2.7V-3.6V or 11.4V-12.6V VPP ■ 16bit I/O Interface ■ High-Performance Access Time 90ns(2.7V-3.6V) ■ Operating Temperature -40°C to +85°C ■ Optimized Array Blocking Architecture Two 4K-word Boot Blocks Six 4K-word Parameter Blocks Fifteen 32K-word Main Blocks Top Boot Location ■ Extended Cycling Capability 100,000 Block Erase Cycles ■ Enhanced Automated Suspend Options Word Write Suspend to Read Block Erase Suspend to Word Write Block Erase Suspend to Read ■ Enhanced Data Protection Features Absolute Protection with VPP=GND Block Erase and Word Write Lockout during Power Transitions Boot Blocks Protection with WP#=VIL ■ Automated Word Write and Block Erase Command User Interface Status Register ■ Low Power Management Deep Power-Down Mode Automatic Power Savings Mode Decreases ICC in Static Mode ■ SRAM-Compatible Write Interface ■ Chip Size Packaging 0.75mm pitch 48-Ball CSP ■ ETOXTM* Nonvolatile Flash Technology ■ CMOS Process (P-type silicon substrate) ■ Not designed or rated as radiation hardened SHARP’s LH28F800BGHB-TTL90 Flash memory with Smart3 technology is a high-density, low-cost, nonvolatile, read/write storage solution for a wide range of applications. LH28F800BGHB-TTL90 can operate at VCC=2.7V-3.6V and VPP=2.7V-3.6V. Its low voltage operation capability realize battery life and suits for cellular phone application. Its Boot, Parameter and Main-blocked architecture, flexible voltage and extended cycling provide for highly flexible component suitable for portable terminals and personal computers. Its enhanced suspend capabilities provide for an ideal solution for code + data storage applications. For secure code storage applications, such as networking, where code is either directly executed out of flash or downloaded to DRAM, the LH28F800BGHB-TTL90 offers two levels of protection: absolute protection with VPP at GND, selective hardware boot block locking. These alternatives give designers ultimate control of their code security needs. The LH28F800BGHB-TTL90 is manufactured on SHARP’s 0.35µm ETOXTM* process technology. It come in chip size package: the 0.75mm pitch 48-ball CSP ideal for board constrained applications. *ETOX is a trademark of Intel Corporation. Rev. 1.1 sharp LHF80BZA 1 INTRODUCTION This datasheet contains LH28F800BGHB-TTL90 specifications. Section 1 provides a flash memory overview. Sections 2, 3, 4 and 5 describe the memory organization and functionality. Section 6 covers electrical specifications. 1.1 Features Key enhancements of LH28F800BGHB-TTL90 Smart3 Flash memory are: •Smart3 Technology •Enhanced Suspend Capabilities •Boot Block Architecture Please note following important differences: •VPPLK has been lowered to 1.5V to support 2.7V-3.6V block erase and word write operations. The VPP voltage transitions to GND is recommended for designs that switch VPP off during read operation. •To take advantage of Smart3 technology, allow VCC and VPP connection to 2.7V-3.6V. 1.2 Product Overview The LH28F800BGHB-TTL90 is a high-performance 8Mbit Smart3 Flash memory organized as 512K-word of 16 bits. The 512K-word of data is arranged in two 4K-word boot blocks, six 4K-word parameter blocks and fifteen 32K-word main blocks which are individually erasable insystem. The memory map is shown in Figure 3. Smart3 technology provides a choice of VCC and VPP combinations, as shown in Table 1, to meet system performance and power expectations. VPP at 2.7V-3.6V eliminates the need for a separate 12V converter, while VPP=12V maximizes block erase and word write performance. In addition to flexible erase and program voltages, the dedicated VPP pin gives complete data protection when VPP≤VPPLK. Table 1. VCC and VPP Voltage Combinations Offered by Smart3 Technology VCC Voltage VPP Voltage 2.7V-3.6V 2.7V-3.6V, 11.4V-12.6V Internal VCC and VPP detection Circuitry automatically configures the device for optimized read and write operations. 3 A Command User Interface (CUI) serves as the interface between the system processor and internal operation of the device. A valid command sequence written to the CUI initiates device automation. An internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for block erase and word write operations. A block erase operation erases one of the device’s 32Kword blocks typically within 0.51s (2.7V-3.6V VCC, 11.4V-12.6V VPP), 4K-word blocks typically within 0.31s (2.7V-3.6V VCC, 11.4V-12.6V VPP) independent of other blocks. Each block can be independently erased 100,000 times. Block erase suspend mode allows system software to suspend block erase to read or write data from any other block. Writing memory data is performed in word increments of the device’s 32K-word blocks typically within 12.6µs (2.7V-3.6V VCC, 11.4V-12.6V VPP), 4K-word blocks typically within 24.5µs (2.7V-3.6V VCC, 11.4V-12.6V VPP). Word write suspend mode enables the system to read data or execute code from any other flash memory array location. The boot blocks can be locked for the WP# pin. Block erase or word write for boot block must not be carried out by WP# to Low and RP# to VIH. The status register indicates when the WSM’s block erase or word write operation is finished. The access time is 90ns (tAVQV) over the extended temperature range (-40°C to +85°C) and VCC supply voltage range of 2.7V-3.6V. The Automatic Power Savings (APS) feature substantially reduces active current when the device is in static mode (addresses not switching). In APS mode, the typical ICCR current is 3mA at 2.7V VCC. When CE# and RP# pins are at VCC, the ICC CMOS standby mode is enabled. When the RP# pin is at GND, deep power-down mode is enabled which minimizes power consumption and provides write protection during reset. A reset time (tPHQV) is required from RP# switching high until outputs are valid. Likewise, the device has a wake time (tPHEL) from RP#-high until writes to the CUI are recognized. With RP# at GND, the WSM is reset and the status register is cleared. The device is available in 0.75mm pitch 48-ball CSP (Chip Size Package). Pinout is shown in Figure 2. Rev. 1.1 LHF80BZA sharp 4 DQ0-DQ15 Input Buffer Output Buffer I/O Logic Data Register Output Multiplexer Identifier Register Status Register VCC CE# WE# OE# RP# WP# Command User Interface Data Comparator Y Decoder Main blocks Main Block 14 15 32K-Word Main Block 13 Main Block 1 Main Block 0 X Decoder Address Latch Write State Machine Y-Gating Boot Block 0 Boot Block 1 Parameter Block 0 Parameter Block 1 Parameter Block 2 Parameter Block 3 Parameter Block 4 Parameter Block 5 Input Buffer A0-A18 Program/Erase Voltage Switch VPP VCC GND Address Counter Figure 1. Block Diagram 1 2 3 4 5 6 7 8 A A13 A11 A8 VPP WP# NC A7 A4 B A14 A10 WE# RP# A18 A17 A5 A2 C A15 A12 A9 NC NC A6 A3 A1 D A16 DQ14 DQ5 DQ11 DQ2 DQ8 CE# A0 E NC DQ15 DQ6 DQ12 DQ3 DQ9 DQ0 GND F GND DQ7 DQ13 DQ4 VCC DQ10 DQ1 OE# 0.75mm pitch 48-BALL CSP PINOUT 8mm x 8mm TOP VIEW Figure 2. 0.75mm pitch CSP 48-Ball Pinout NOTE: NC balls at C4 and C5 are internally connected. Rev. 1.1 LHF80BZA sharp Symbol A0 -A18 DQ0 -DQ15 CE# RP# OE# WE# WP# VPP V CC GND NC 5 Table 1. Pin Descriptions Name and Function ADDRESS INPUTS: Addresses are internally latched during a write cycle. A0 -A10 : Row Address. Selects 1 of 2048 word lines. INPUT A11 -A14 : Column Address. Selects 1 of 16 bit lines. A15 -A18 : Main Block Address. (Boot and Parameter block Addresses are A12-A18 .) DATA INPUT/OUTPUTS: Inputs data and commands during CUI write cycles; outputs data INPUT/ during memory array, status register and identifier code read cycles. Data pins float to highOUTPUT impedance when the chip is deselected or outputs are disabled. Data is internally latched during a write cycle. INPUT CHIP ENABLE: Activates the device’s control logic, input buffers, decoders and sense amplifiers. CE#-high deselects the device and reduces power consumption to standby levels. RESET/DEEP POWER-DOWN: Puts the device in deep power-down mode and resets internal automation. RP#-high enables normal operation. When driven low, RP# inhibits write operations which provides data protection during power transitions. Exit from deep power-down sets the INPUT device to read array mode. With RP#=VHH, block erase or word write can operate to all blocks without WP# state. Block erase or word write with VIH<RP#<V HH produce spurious results and should not be attempted. INPUT OUTPUT ENABLE: Gates the device’s outputs during a read cycle. WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on INPUT the rising edge of the WE# pulse. INPUT WRITE PROTECT: Master control for boot blocks locking. When VIL, locked boot blocks cannot be erased and programmed. BLOCK ERASE AND WORD WRITE POWER SUPPLY: For erasing array blocks or writing SUPPLY words. With VPP ≤V PPLK, memory contents cannot be altered. Block erase and word write with an invalid VPP (see DC Characteristics) produce spurious results and should not be attempted. Type DEVICE POWER SUPPLY: Do not float any power pins. With VCC≤V LKO, all write attempts to SUPPLY the flash memory are inhibited. Device operations at invalid VCC voltage (see DC Characteristics) produce spurious results and should not be attempted. SUPPLY GROUND: Do not float any ground pins. NO CONNECT: Lead is not internally connected to die; it may be driven or floated. Rev. 1.1 sharp LHF80BZA 6 2 PRINCIPLES OF OPERATION [A18-A0] The LH28F800BGHB-TTL90 Smart3 Flash memory includes an on-chip WSM to manage block erase and word write functions. It allows for: 100% TTL-level control inputs, fixed power supplies during block erasure and word write, and minimal processor overhead with RAMlike interface timings. After initial device power-up or return from deep powerdown mode (see Bus Operations), the device defaults to read array mode. Manipulation of external memory control pins allow array read, standby and output disable operations. Status register and identifier codes can be accessed through the CUI independent of the VPP voltage. High voltage on VPP enables successful block erasure and word writing. All functions associated with altering memory contents−block erase, word write, status and identifier codes−are accessed via the CUI and verified through the status register. Commands are written using standard microprocessor write timings. The CUI contents serve as input to the WSM, which controls the block erase and word write. The internal algorithms are regulated by the WSM, including pulse repetition, internal verification and margining of data. Addresses and data are internally latch during write cycles. Writing the appropriate command outputs array data, accesses the identifier codes or outputs status register data. Interface software that initiates and polls progress of block erase and word write can be stored in any block. This code is copied to and executed from system RAM during flash memory updates. After successful completion, reads are again possible via the Read Array command. Block erase suspend allows system software to suspend a block erase to read/write data from/to blocks other than that which is suspend. Word write suspend allows system software to suspend a word write to read data from any other flash memory array location. Top Boot 7FFFF 7F000 7EFFF 7E000 7DFFF 7D000 7CFFF 7C000 7BFFF 7B000 7AFFF 7A000 79FFF 79000 78FFF 78000 77FFF 70000 6FFFF 68000 67FFF 60000 5FFFF 58000 57FFF 50000 4FFFF 48000 47FFF 40000 3FFFF 38000 37FFF 30000 2FFFF 28000 27FFF 20000 1FFFF 18000 17FFF 10000 0FFFF 08000 07FFF 00000 4K-word Boot Block 0 4K-word Boot Block 1 4K-word Parameter Block 0 4K-word Parameter Block 1 4K-word Parameter Block 2 4K-word Parameter Block 3 4K-word Parameter Block 4 4K-word Parameter Block 5 32K-word Main Block 0 32K-word Main Block 1 32K-word Main Block 2 32K-word Main Block 3 32K-word Main Block 4 32K-word Main Block 5 32K-word Main Block 6 32K-word Main Block 7 32K-word Main Block 8 32K-word Main Block 9 32K-word Main Block 10 32K-word Main Block 11 32K-word Main Block 12 32K-word Main Block 13 32K-word Main Block 14 Figure 3. Memory Map Rev. 1.1 sharp LHF80BZA 7 2.1 Data Protection 3.2 Output Disable Depending on the application, the system designer may choose to make the VPP power supply switchable (available only when memory block erases or word writes are required) or hardwired to VPPH1/2. The device accommodates either design practice and encourages optimization of the processor-memory interface. With OE# at a logic-high level (VIH), the device outputs are disabled. Output pins (DQ0-DQ15) are placed in a high-impedance state. When VPP≤VPPLK, memory contents cannot be altered. The CUI, with two-step block erase or word write command sequences, provides protection from unwanted operations even when high voltage is applied to VPP. All write functions are disabled when VCC is below the write lockout voltage VLKO or when RP# is at VIL. The device’s boot blocks locking capability for WP# provides additional protection from inadvertent code or data alteration by block erase and word write operations. Refer to Table 6 for write protection alternatives. 3 BUS OPERATION The local CPU reads and writes flash memory in-system. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. 3.1 Read Information can be read from any block, identifier codes or status register independent of the VPP voltage. RP# can be at either VIH or VHH. The first task is to write the appropriate read mode command (Read Array, Read Identifier Codes or Read Status Register) to the CUI. Upon initial device power-up or after exit from deep power-down mode, the device automatically resets to read array mode. Five control pins dictate the data flow in and out of the component: CE#, OE#, WE#, RP# and WP#. CE# and OE# must be driven active to obtain data at the outputs. CE# is the device selection control, and when active enables the selected memory device. OE# is the data output (DQ0-DQ15) control and when active drives the selected memory data onto the I/O bus. WE# must be at VIH and RP# must be at VIH or VHH. Figure 11 illustrates read cycle. 3.3 Standby CE# at a logic-high level (VIH) places the device in standby mode which substantially reduces device power consumption. DQ0-DQ15 outputs are placed in a highimpedance state independent of OE#. If deselected during block erase or word write, the device continues functioning, and consuming active power until the operation completes. 3.4 Deep Power-Down RP# at VIL initiates the deep power-down mode. In read modes, RP#-low deselects the memory, places output drivers in a high-impedance state and turns off all internal circuits. RP# must be held low for a minimum of 100ns. Time tPHQV is required after return from powerdown until initial memory access outputs are valid. After this wake-up interval, normal operation is restored. The CUI is reset to read array mode and status register is set to 80H. During block erase or word write modes, RP#-low will abort the operation. Memory contents being altered are no longer valid; the data may be partially erased or written. Time tPHWL is required after RP# goes to logic-high (VIH) before another command can be written. As with any automated device, it is important to assert RP# during system reset. When the system comes out of reset, it expects to read from the flash memory. Automated flash memories provide status information when accessed during block erase or word write modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization may not occur because the flash memory may be providing status information instead of array data. SHARP’s flash memories allow proper CPU initialization following a system reset through the use of the RP# input. In this application, RP# is controlled by the same RESET# signal that resets the system CPU. Rev. 1.1 LHF80BZA sharp 8 3.5 Read Identifier Codes Operation 3.6 Write The read identifier codes operation outputs the manufacturer code and device code (see Figure 4). Using the manufacturer and device codes, the system CPU can automatically match the device with its proper algorithms. Writing commands to the CUI enable reading of device data and identifier codes. They also control inspection and clearing of the status register. When VCC=2.7V-3.6V and VPP=VPPH1/2, the CUI additionally controls block erasure and word write. [A18-A0] The Block Erase command requires appropriate command data and an address within the block to be erased. The Word Write command requires the command and address of the location to be written. 7FFFF Reserved for Future Implementation 00002 00001 Device Code 00000 Manufacturer Code Figure 4. Device Identifier Code Memory Map The CUI does not occupy an addressable memory location. It is written when WE# and CE# are active. The address and data needed to execute a command are latched on the rising edge of WE# or CE# (whichever goes high first). Standard microprocessor write timings are used. Figures 12 and 13 illustrate WE# and CE# controlled write operations. 4 COMMAND DEFINITIONS When the VPP voltage ≤VPPLK, Read operations from the status register, identifier codes, or blocks are enabled. Placing VPPH1/2 on VPP enables successful block erase and word write operations. Device operations are selected by writing specific commands into the CUI. Table 4 defines these commands. Rev. 1.1 LHF80BZA sharp Mode Read Notes 7 Output Disable Standby Deep Power-Down Read Identifier Codes Write 8 3,8 7 5,6,7 Table 2. RP# VIH or VHH VIH or VHH VIH or VHH VIL VIH or VHH VIH or VHH 9 Bus Operations(1,2) CE# OE# WE# Address VPP DQ0-15 VIL VIL VIH X X DOUT VIL VIH VIH X X High Z VIH X X X X High Z X X X X High Z VIL VIL VIH X See Figure 4 X Note 4 VIL VIH VIL X X DIN NOTES: 1. Refer to DC Characteristics. When VPP≤VPPLK, memory contents can be read, but not altered. 2. X can be VIL or VIH for control pins and addresses, and VPPLK or VPPH1/2 for VPP. See DC Characteristics for VPPLK and VPPH1/2 voltages. 3. RP# at GND±0.2V ensures the lowest deep power-down current. 4. See Section 4.2 for read identifier code data. 5. Command writes involving block erase or word write are reliably executed when VPP=VPPH1/2 and VCC=2.7V-3.6V. Block erase or word write with VIH<RP#<VHH produce spurious results and should not be attempted. 6. Refer to Table 4 for valid DIN during a write operation. 7. Never hold OE# low and WE# low at the same timing. 8. WP# set to VIL or VIH. Rev. 1.1 sharp Command Read Array/Reset Read Identifier Codes Read Status Register Clear Status Register Block Erase Word Write LHF80BZA Table 3. Command Definitions(7) Bus Cycles First Bus Cycle (1) Req’d. Notes Oper Addr(2) Data(3) 1 Write X FFH 4 Write X 90H ≥2 2 Write X 70H 1 Write X 50H 2 5 Write BA 20H 40H or 2 5,6 Write WA 10H 10 Second Bus Cycle Addr(2) Data(3) Oper(1) Read Read IA X ID SRD Write BA D0H Write WA WD Block Erase and Word Write 1 5 Write X B0H Suspend Block Erase and Word Write 1 5 Write X D0H Resume NOTES: 1. BUS operations are defined in Table 3 2. X=Any valid address within the device. IA=Identifier Code Address: see Figure 4. BA=Address within the block being erased. The each block can select by the address pin A18 through A12 combination. WA=Address of memory location to be written. 3. SRD=Data read from status register. See Table 7 for a description of the status register bits. WD=Data to be written at location WA. Data is latched on the rising edge of WE# or CE# (whichever goes high first). ID=Data read from identifier codes. 4. Following the Read Identifier Codes command, read operations access manufacturer and device codes. See Section 4.2 for read identifier code data. 5. If the block is boot block, WP# must be at VIH or RP# must be at VHH to enable block erase or word write operations. Attempts to issue a block erase or word write to a boot block while WP# is VIH or RP# is VIH. 6. Either 40H or 10H are recognized by the WSM as the word write setup. 7. Commands other than those shown above are reserved by SHARP for future device implementations and should not be used. Rev. 1.1 sharp LHF80BZA 11 4.1 Read Array Command 4.4 Clear Status Register Command Upon initial device power-up and after exit from deep power-down mode, the device defaults to read array mode. This operation is also initiated by writing the Read Array command. The device remains enabled for reads until another command is written. Once the internal WSM has started a block erase or word write, the device will not recognize the Read Array command until the WSM completes its operation unless the WSM is suspended via an Erase Suspend or Word Write Suspend command. The Read Array command functions independently of the VPP voltage and RP# can be VIH or VHH. Status register bits SR.5, SR.4, SR.3 or SR.1 are set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see Table 7). By allowing system software to reset these bits, several operations (such as cumulatively erasing multiple blocks or writing several words in sequence) may be performed. The status register may be polled to determine if an error occurred during the sequence. 4.2 Read Identifier Codes Command The identifier code operation is initiated by writing the Read Identifier Codes command. Following the command write, read cycles from addresses shown in Figure 4 retrieve the manufacturer and device codes (see Table 5 for identifier code values). To terminate the operation, write another valid command. Like the Read Array command, the Read Identifier Codes command functions independently of the VPP voltage and RP# can be VIH or VHH. Following the Read Identifier Codes command, the following information can be read: Table 4. Identifier Codes Address Code [A18-A0] Manufacture Code 00000H Device Code 00001H Data [DQ15-DQ0] 00B0H 0060H 4.3 Read Status Register Command The status register may be read to determine when a block erase or word write is complete and whether the operation completed successfully. It may be read at any time by writing the Read Status Register command. After writing this command, all subsequent read operations output data from the status register until another valid command is written. The status register contents are latched on the falling edge of OE# or CE#, whichever occurs. OE# or CE# must toggle to VIH before further reads to update the status register latch. The Read Status Register command functions independently of the VPP voltage. RP# can be VIH or VHH. To clear the status register, the Clear Status Register command (50H) is written. It functions independently of the applied VPP Voltage. RP# can be VIH or VHH. This command is not functional during block erase or word write suspend modes. 4.5 Block Erase Command Erase is executed one block at a time and initiated by a two-cycle command. A block erase setup is first written, followed by an block erase confirm. This command sequence requires appropriate sequencing and an address within the block to be erased (erase changes all block data to FFFFH). Block preconditioning, erase, and verify are handled internally by the WSM (invisible to the system). After the two-cycle block erase sequence is written, the device automatically outputs status register data when read (see Figure 5). The CPU can detect block erase completion by analyzing the status register bit SR.7. When the block erase is complete, status register bit SR.5 should be checked. If a block erase error is detected, the status register should be cleared before system software attempts corrective actions. The CUI remains in read status register mode until a new command is issued. This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Block Erase command sequence will result in both status register bits SR.4 and SR.5 being set to "1". Also, reliable block erasure can only occur when VCC=2.7V-3.6V and VPP=VPPH1/2. In the absence of this high voltage, block contents are protected against erasure. If block erase is attempted while VPP≤VPPLK, SR.3 and SR.5 will be set to "1". Successful block erase for boot blocks requires that the corresponding if set, that WP#=VIH or RP#=VHH. If block erase is attempted to boot block when the corresponding WP#=VIL or RP#=VIH, SR.1 and SR.5 will be set to "1". Block erase operations with VIH<RP#<VHH produce spurious results and should not be attempted. Rev. 1.1 sharp LHF80BZA 12 4.6 Word Write Command 4.7 Block Erase Suspend Command Word write is executed by a two-cycle command sequence. Word write setup (standard 40H or alternate 10H) is written, followed by a second write that specifies the address and data (latched on the rising edge of WE#). The WSM then takes over, controlling the word write and write verify algorithms internally. After the word write sequence is written, the device automatically outputs status register data when read (see Figure 6). The CPU can detect the completion of the word write event by analyzing the status register bit SR.7. The Block Erase Suspend command allows block-erase interruption to read or word write data in another block of memory. Once the block-erase process starts, writing the Block Erase Suspend command requests that the WSM suspend the block erase sequence at a predetermined point in the algorithm. The device outputs status register data when read after the Block Erase Suspend command is written. Polling status register bits SR.7 and SR.6 can determine when the block erase operation has been suspended (both will be set to "1"). Specification section 6.2.8 defines the block erase suspend latency. When word write is complete, status register bit SR.4 should be checked. If word write error is detected, the status register should be cleared. The internal WSM verify only detects errors for "1"s that do not successfully write to "0"s. The CUI remains in read status register mode until it receives another command. Reliable word writes can only occur when VCC=2.7V-3.6V and VPP=VPPH1/2. In the absence of this high voltage, memory contents are protected against word writes. If word write is attempted while VPP≤VPPLK, status register bits SR.3 and SR.4 will be set to "1". Successful word write for boot blocks requires that the corresponding if set, that WP#=VIH or RP#=VHH. If word write is attempted to boot block when the corresponding WP#=VIL or RP#=VIH, SR.1 and SR.4 will be set to "1". Word write operations with VIH<RP#<VHH produce spurious results and should not be attempted. At this point, a Read Array command can be written to read data from blocks other than that which is suspended. A Word Write command sequence can also be issued during erase suspend to program data in other blocks. Using the Word Write Suspend command (see Section 4.8), a word write operation can also be suspended. During a word write operation with block erase suspended, status register bit SR.7 will return to "0". However, SR.6 will remain "1" to indicate block erase suspend status. The only other valid commands while block erase is suspended are Read Status Register and Block Erase Resume. After a Block Erase Resume command is written to the flash memory, the WSM will continue the block erase process. Status register bits SR.6 and SR.7 will automatically clear. After the Erase Resume command is written, the device automatically outputs status register data when read (see Figure 7). VPP must remain at VPPH1/2 (the same VPP level used for block erase) while block erase is suspended. RP# must also remain at VIH or VHH (the same RP# level used for block erase). WP# must also remain at VIL or VIH (the same WP# level used for block erase). Block erase cannot resume until word write operations initiated during block erase suspend have completed. Rev. 1.1 LHF80BZA sharp 13 4.8 Word Write Suspend Command 4.10 Block Locking The Word Write Suspend command allows word write interruption to read data in other flash memory locations. Once the word write process starts, writing the Word Write Suspend command requests that the WSM suspend the word write sequence at a predetermined point in the algorithm. The device continues to output status register data when read after the Word Write Suspend command is written. Polling status register bits SR.7 and SR.2 can determine when the word write operation has been suspended (both will be set to "1"). Specification section 6.2.8 defines the word write suspend latency. This Boot Block Flash memory architecture features two hardware-lockable boot blocks so that the kernel code for the system can be kept secure while other blocks are programmed or erased as necessary. At this point, a Read Array command can be written to read data from locations other than that which is suspended. The only other valid commands while word write is suspended are Read Status Register and Word Write Resume. After Word Write Resume command is written to the flash memory, the WSM will continue the word write process. Status register bits SR.2 and SR.7 will automatically clear. After the Word Write Resume command is written, the device automatically outputs status register data when read (see Figure 8). VPP must remain at VPPH1/2 (the same VPP level used for word write) while in word write suspend mode. RP# must also remain at VIH or VHH (the same RP# level used for word write). WP# must also remain at VIL or VIH (the same WP# level used for word write). The lockable blocks are locked when WP#=VIL; any program or erase operation to a locked block will result in an error, which will be reflected in the status register. For top configuration, the top two boot blocks are lockable. For the bottom configuration, the bottom two boot blocks are lockable. Unlocked blocks can be programmed or erased normally (Unless VPP is below VPPLK). 4.9 Considerations of Suspend 4.10.1 VPP=VIL for Complete Protection The VPP programming voltage can be held low for complete write protection of all blocks in the flash device. 4.10.2 WP#=VIL for Block Locking 4.10.3 WP#=VIH for Block Unlocking WP#=VIH unlocks all lockable blocks. These blocks can now be programmed or erased. WP# controls 2 boot blocks locking and VPP provides protection against spurious writes. Table 6 defines the write protection methods. After the suspend command write to the CUI, read status register command has to write to CUI, then status register bit SR.6 or SR.2 should be checked for places the device in suspend mode. Operation Block Erase or Word Write VPP VIL >VPPLK RP# X VIL VHH VIH Table 5. Write Protection Alternatives WP# X All Blocks Locked. X All Blocks Locked. X All Blocks Unlocked. VIL 2 Boot Blocks Locked. VIH All Blocks Unlocked. Effect Rev. 1.1 LHF80BZA sharp WSMS ESS ES 7 6 5 14 Table 6. Status Register Definition WWS VPPS WWSS 4 3 2 DPS R 1 0 NOTES: SR.7 = WRITE STATE MACHINE STATUS (WSMS) 1 = Ready 0 = Busy Check SR.7 to determine block erase or word write completion. SR.6-0 are invalid while SR.7="0". SR.6 = ERASE SUSPEND STATUS (ESS) 1 = Block Erase Suspended 0 = Block Erase in Progress/Completed SR.5 = ERASE STATUS (ES) 1 = Error in Block Erasure 0 = Successful Block Erase If both SR.5 and SR.4 are "1"s after a block erase attempt, an improper command sequence was entered. SR.4 = WORD WRITE STATUS (WWS) 1 = Error in Word Write 0 = Successful Word Write SR.3 = VPP STATUS (VPPS) 1 = VPP Low Detect, Operation Abort 0 = VPP OK SR.2 = WORD WRITE SUSPEND STATUS (WWSS) 1 = Word Write Suspended 0 = Word Write in Progress/Completed SR.1 = DEVICE PROTECT STATUS (DPS) 1 = WP# or RP# Lock Detected, Operation Abort 0 = Unlock SR.0 = RESERVED FOR FUTURE ENHANCEMENTS (R) SR.3 does not provide a continuous indication of VPP level. The WSM interrogates and indicates the VPP level only after Block Erase or Word Write command sequences. SR.3 is not guaranteed to reports accurate feedback only when VPP≠VPPH1/2. The WSM interrogates the WP# and RP# only after Block Erase or Word Write command sequences. It informs the system, depending on the attempted operation, if the WP# is not VIH, RP# is not VHH. SR.0 is reserved for future use and should be masked out when polling the status register. Rev. 1.1 LHF80BZA sharp Start Bus Operation Write Write 20H, Block Address Write Write D0H, 15 Command Erase Setup Erase Confirm Comments Data=20H Addr=Within Block to be Erased Data=D0H Addr=Within Block to be Erased Block Address Status Register Data Read Read Status Register Suspend Block Erase Loop No SR.7= 0 Suspend Block Erase Yes Check SR.7 Standby 1=WSM Ready 0=WSM Busy Repeat for subsequent block erasures. Full status check can be done after each block erase or after a sequence of block erasures. 1 Write FFH after the last operation to place device in read array mode. Full Status Check if Desired Block Erase Complete FULL STATUS CHECK PROCEDURE Bus Read Status Register Data(See Above) Operation Command Standby Comments Check SR.3 1=VPP Error Detect 1 VPP Range Error SR.3= Standby Check SR.1 1=Device Protect Detect 0 Standby Check SR.4,5 Both 1=Command Sequence Error 1 Device Protect Error SR.1= Standby Check SR.5 1=Block Erase Error 0 SR.5,SR.4,SR.3 and SR.1 are only cleared by the Clear Status Register Command in cases where multiple blocks are erased 1 SR.4,5= Command Sequence Error before full status is checked. If error is detected, clear the Status Register before attempting retry or other error recovery. 0 1 SR.5= Block Erase Error 0 Block Erase Successful Figure 5. Automated Block Erase Flowchart Rev. 1.1 LHF80BZA sharp Start Bus Operation Write 40H or 10H, Address 16 Command Comments Write Setup Word Write Data=40H or 10H Addr=Location to Be Written Write Word Write Data=Data to Be Written Addr=Location to Be Written Write Word Data and Address Status Register Data Read Read Status Register Suspend Word Write Loop No SR.7= 0 Suspend Word Write Yes Check SR.7 Standby 1=WSM Ready 0=WSM Busy Repeat for subsequent word writes. SR full status check can be done after each Word write, or after a sequence of Word writes. 1 Write FFH after the last Word write operation to place device in read array mode. Full Status Check if Desired Word Write Complete FULL STATUS CHECK PROCEDURE Read Status Register Data(See Above) Bus Operation Command Standby 1 Comments Check SR.3 1=VPP Error Detect VPP Range Error SR.3= Standby 0 Standby 1 Check SR.1 1=Device Protect Detect Check SR.4 1=Data Write Error Device Protect Error SR.1= SR.4,SR.3 and SR.1 are only cleared by the Clear Status Register command in cases where multiple locations are written before 0 full status is checked. If error is detected, clear the Status Register before attempting retry or other error recovery. 1 SR.4= Word Write Error 0 Word Write Successful Figure 6. Automated Word Write Flowchart Rev. 1.1 LHF80BZA sharp Start Bus Operation Write Write B0H 17 Command Erase Suspend Comments Data=B0H Addr=X Status Register Data Read Addr=X Read Status Register Check SR.7 1=WSM Ready Standby 0=WSM Busy 0 SR.7= Check SR.6 1=Block Erase Suspended Standby 0=Block Erase Completed 1 Write 0 SR.6= Erase Resume Data=D0H Addr=X Block Erase Completed 1 Read Read or Word Write? Read Array Data Word Write Word Write Loop No Done? Yes Write D0H Block Erase Resumed Write FFH Read Array Data Figure 7. Block Erase Suspend/Resume Flowchart Rev. 1.1 LHF80BZA sharp Start Bus Operation Write Write B0H 18 Command Word Write Suspend Comments Data=B0H Addr=X Status Register Data Read Addr=X Read Status Register Check SR.7 1=WSM Ready Standby 0=WSM Busy SR.7= 0 Check SR.2 1=Word Write Suspended Standby 0=Word Write Completed 1 Write SR.2= 0 Read Array Data=FFH Addr=X Word Write Completed Read Array locations other Read than that being written. 1 Write Write FFH Word Write Resume Data=D0H Addr=X Read Array Data Done No Reading Yes Write D0H Word Write Resumed Write FFH Read Array Data Figure 8. Word Write Suspend/Resume Flowchart Rev. 1.1 sharp LHF80BZA 19 5 DESIGN CONSIDERATIONS 5.3 VPP Trace on Printed Circuit Boards 5.1 Three-Line Output Control Updating flash memories that reside in the target system requires that the printed circuit board designer pay attention to the VPP Power supply trace. The VPP pin supplies the memory cell current for word writing and block erasing. Use similar trace widths and layout considerations given to the VCC power bus. Adequate VPP supply traces and decoupling will decrease VPP voltage spikes and overshoots. The device will often be used in large memory arrays. SHARP provides three control inputs to accommodate multiple memory connections. Three-line control provides for: a. Lowest possible memory power dissipation. b. Complete assurance that data bus contention will not occur. To use these control inputs efficiently, an address decoder should enable CE# while OE# should be connected to all memory devices and the system’s READ# control line. This assures that only selected memory devices have active outputs while deselected memory devices are in standby mode. RP# should be connected to the system POWERGOOD signal to prevent unintended writes during system power transitions. POWERGOOD should also toggle during system reset. 5.2 Power Supply Decoupling Flash memory power switching characteristics require careful device decoupling. System designers are interested in three supply current issues; standby current levels, active current levels and transient peaks produced by falling and rising edges of CE# and OE#. Transient current magnitudes depend on the device outputs’ capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1µF ceramic capacitor connected between its VCC and GND and between its VPP and GND. These high-frequency, low inductance capacitors should be placed as close as possible to package leads. Additionally, for every eight devices, a 4.7µF electrolytic capacitor should be placed at the array’s power supply connection between VCC and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace inductance. 5.4 VCC, VPP, RP# Transitions Block erase and word write are not guaranteed if VPP falls outside of a valid VPPH1/2 range, VCC falls outside of a valid 2.7V-3.6V range, or RP#≠VIH or VHH. If VPP error is detected, status register bit SR.3 is set to "1" along with SR.4 or SR.5, depending on the attempted operation. If RP# transitions to VIL during block erase or word write, the reset operation will execute. Then, the operation will abort and the device will enter deep power-down. The aborted operation may leave data partially altered. Therefore, the command sequence must be repeated after normal operation is restored. Device power-off or RP# transitions to VIL clear the status register. The CUI latches commands issued by system software and is not altered by VPP or CE# transitions or WSM actions. Its state is read array mode upon power-up, after exit from deep power-down or after VCC transitions below VLKO. After block erase or word write, even after VPP transitions down to VPPLK, the CUI must be placed in read array mode via the Read Array command if subsequent access to the memory array is desired. Rev. 1.1 sharp LHF80BZA 20 5.5 Power-Up/Down Protection 5.6 Power Dissipation The device is designed to offer protection against accidental block erasure or word writing during power transitions. Upon power-up, the device is indifferent as to which power supply (VPP or VCC) powers-up first. Internal circuitry resets the CUI to read array mode at power-up. When designing portable systems, designers must consider battery power consumption not only during device operation, but also for data retention during system idle time. Flash memory’s nonvolatility increases usable battery life because data is retained when system power is removed. A system designer must guard against spurious writes for VCC voltages above VLKO when VPP is active. Since both WE# and CE# must be low for a command write, driving either to VIH will inhibit writes. The CUI’s two-step command sequence architecture provides added level of protection against data alteration. In addition, deep power-down mode ensures extremely low power consumption even when system power is applied. For example, portable computing products and other power sensitive applications that use an array of devices for solid-state storage can consume negligible power by lowering RP# to VIL standby or sleep modes. If access is again needed, the devices can be read following the tPHQV and tPHWL wake-up cycles required after RP# is first raised to VIH. See AC Characteristics− Read Only and Write Operations and Figures 11, 12 and 13 for more information. WP# provide additional protection from inadvertent code or data alteration. The device is disabled while RP#=VIL regardless of its control inputs state. Rev. 1.1 sharp LHF80BZA 6 ELECTRICAL SPECIFICATIONS 6.1 Absolute Maximum Ratings* Operating Temperature During Read, Block Erase and Word Write ......................................-40°C to +85°C(1) Temperature under Bias ...................... -40°C to +85°C Storage Temperature ................................ -65°C to +125°C Voltage On Any Pin (except VCC, VPP, and RP#) ............ -0.5V to +7.0V(2) VCC Supply Voltage................................ -0.2V to +7.0V(2) VPP Update Voltage during Block Erase and Word Write.................. -0.2V to +14.0V(2,3) RP# Voltage ........................................ -0.5V to +14.0V(2,3) 21 *WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. NOTES: 1. Operating temperature is for extended temperature product defined by this specification. 2. All specified voltages are with respect to GND. Minimum DC voltage is -0.5V on input/output pins and -0.2V on VCC and VPP pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input/output pins and VCC is VCC+0.5V which, during transitions, may overshoot to VCC+2.0V for periods <20ns. 3. Maximum DC voltage on VPP and RP# may overshoot to +14.0V for periods <20ns. 4. Output shorted for no more than one second. No more than one output shorted at a time. Output Short Circuit Current................................100mA(4) 6.2 Operating Conditions Temperature and VCC Operating Conditions Symbol Parameter Min. Max. Unit TA Operating Temperature -40 +85 °C VCC VCC Supply Voltage (2.7V-3.6V) 2.7 3.6 V Test Condition Ambient Temperature 6.2.1 CAPACITANCE(1) Symbol Parameter Input Capacitance Output Capacitance CIN COUT NOTE: 1. Sampled, not 100% tested. TA=+25°C, f=1MHz Typ. Max. 7 10 9 12 Unit pF pF Condition VIN=0.0V VOUT=0.0V Rev. 1.1 LHF80BZA sharp 22 6.2.2 AC INPUT/OUTPUT TEST CONDITIONS 2.7 1.35 INPUT TEST POINTS 1.35 OUTPUT 0.0 AC test inputs are driven at 2.7V for a Logic "1" and 0.0V for a Logic "0." Input timing begins, and output timing ends, at 1.35V. Input rise and fall times (10% to 90%) <10 ns. Figure 9. Transient Input/Output Reference Waveform for VCC=2.7V-3.6V Test Configuration Capacitance Loading Value Test Configuration CL(pF) VCC=2.7V-3.6V 30 1.3V 1N914 RL=3.3kΩ DEVICE UNDER TEST CL Includes Jig Capacitance OUT CL Figure 10. Transient Equivalent Testing Load Circuit Rev. 1.1 LHF80BZA sharp 23 6.2.3 DC CHARACTERISTICS Sym. ILI Parameter Input Load Current ILO Output Leakage Current ICCS VCC Standby Current DC Characteristics VCC=2.7V-3.6V Notes Typ. Max. 1 ±0.5 ±0.5 µA 25 50 µA 0.2 2 mA 5 20 µA 15 25 mA 30 mA 5 5 4 4 17 12 17 12 mA mA mA mA Test Conditions VCC=VCCMax. VIN=VCC or GND VCC=VCCMax. VOUT=VCC or GND CMOS Inputs VCC=VCCMax. CE#=RP#=VCC±0.2V TTL Inputs VCC=VCCMax. CE#=RP#=VIH RP#=GND±0.2V CMOS Inputs VCC=VCCMax., CE#=GND f=5MHz, IOUT=0mA TTL Inputs VCC=VCCMax., CE#=GND f=5MHz, IOUT=0mA VPP=2.7V-3.6V VPP=11.4V-12.6V VPP=2.7V-3.6V VPP=11.4V-12.6V 1 6 mA CE#=VIH ±15 200 5 40 30 25 20 µA µA µA mA mA mA mA VPP≤VCC VPP>VCC RP#=GND±0.2V VPP=2.7V-3.6V VPP=11.4V-12.6V VPP=2.7V-3.6V VPP=11.4V-12.6V 200 µA VPP=VPPH1/2 1 Unit µA 1,5,9 1,5 ICCD ICCR VCC Deep Power-Down Current VCC Read Current 1,9 1,4,5 ICCW VCC Word Write Current 1,6 ICCE VCC Block Erase Current 1,6 ICCWS ICCES IPPS VCC Word Write or Block Erase Suspend Current VPP Standby or Read Current 1,2 IPPR IPPD IPPW VPP Deep Power-Down Current VPP Word Write Current 1 1,6 ±2 10 0.1 12 IPPE VPP Block Erase Current 1,6 8 IPPWS IPPES VPP Word Write or Block Erase Suspend Current 1 1 10 Rev. 1.1 LHF80BZA sharp Sym. VIL VIH Parameter Input Low Voltage Input High Voltage VOL Output Low Voltage VOH1 Output High Voltage (TTL) Output High Voltage (CMOS) VOH2 VPPLK VPPH1 VPPH2 24 DC Characteristics (Continued) VCC=2.7V-3.6V Notes Min. Max. 6 -0.5 0.8 6 VCC 2.0 +0.5 6 0.4 VPP Lockout Voltage during Normal Operations VPP Voltage during Word Write or Block Erase Operations VPP Voltage during Word Write or Block Erase Operations VCC Lockout Voltage RP# Unlock Voltage 6 6 2.4 Test Conditions V V V 0.85 VCC VCC -0.4 3,6 Unit V V V 1.5 V 2.7 3.6 V 11.4 12.6 V VCC=VCC Min. IOL=2.0mA VCC=VCC Min. IOH=-1.5mA VCC=VCC Min. IOH=-2.0mA VCC=VCC Min. IOH=-100µA VLKO 2.0 V VHH 7,8 11.4 12.6 V Unavailable WP# NOTES: 1. All currents are in RMS unless otherwise noted. Typical values at nominal VCC voltage and TA=+25°C. 2. ICCWS and ICCES are specified with the device de-selected. If read or word written while in erase suspend mode, the device’s current draw is the sum of ICCWS or ICCES and ICCR or ICCW, respectively. 3. Block erases and word writes are inhibited when VPP≤VPPLK, and not guaranteed in the range between VPPLK(max.) and VPPH1(min.), between VPPH1(max.) and VPPH2(min.) and above VPPH2(max.). 4. Automatic Power Savings (APS) reduces typical ICCR to 3mA at 2.7V VCC in static operation. 5. CMOS inputs are either VCC±0.2V or GND±0.2V. TTL inputs are either VIL or VIH. 6. Sampled, not 100% tested. 7. Boot block erases and word writes are inhibited when the corresponding RP#=VIH and WP#=VIL. Block erase and word write operations are not guaranteed with VIH<RP#<VHH and should not be attempted. 8. RP# connection to a VHH supply is allowed for a maximum cumulative period of 80 hours. 9. WP# input level is VCC±0.2V or GND±0.2V. Rev. 1.1 sharp LHF80BZA 25 6.2.4 AC CHARACTERISTICS - READ-ONLY OPERATIONS(1) Sym. tAVAV tAVQV tELQV tPHQV tGLQV tELQX tEHQZ tGLQX tGHQZ tOH VCC=2.7V-3.6V, TA=-40°C to +85°C Parameter Notes Read Cycle Time Address to Output Delay CE# to Output Delay RP# High to Output Delay OE# to Output Delay CE# to Output in Low Z CE# High to Output in High Z OE# to Output in Low Z OE# High to Output in High Z Output Hold from Address, CE# or OE# Change, Whichever Occurs First Min. 90 90 90 600 50 2 2 3 3 3 3 3 Max. 0 55 0 20 0 Unit ns ns ns ns ns ns ns ns ns ns NOTES: 1. See AC Input/Output Reference Waveform for maximum allowable input slew rate. 2. OE# may be delayed up to tELQV-tGLQV after the falling edge of CE# without impact on tELQV. 3. Sampled, not 100% tested. Rev. 1.1 LHF80BZA sharp VIH Standby Device Address Selection ADDRESSES(A) 26 Data Valid Address Stable VIL tAVAV VIH CE#(E) tEHQZ VIL VIH OE#(G) tGHQZ VIL VIH WE#(W) tGLQV tELQV VIL tGLQX tELQX tOH VOH DATA(D/Q) (DQ0-DQ15) HIGH Z Valid Output VOL HIGH Z tAVQV VCC tPHQV VIH RP#(P) VIL Figure 11. AC Waveform for Read Operations Rev. 1.1 sharp LHF80BZA 27 6.2.5 AC CHARACTERISTICS - WRITE OPERATIONS(1) Sym. VCC=2.7V-3.6V, TA=-40°C to +85°C Parameter Notes Min. 90 1 10 50 100 100 100 50 50 0 0 0 20 0 0 0 0 Max. Unit ns µs ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns tAVAV Write Cycle Time tPHWL RP# High Recovery to WE# Going Low 2 tELWL CE# Setup to WE# Going Low tWLWH WE# Pulse Width tPHHWH RP# VHH Setup to WE# Going High 2 tSHWH WP# VIH Setup to WE# Going High 2 tVPWH VPP Setup to WE# Going High 2 tAVWH Address Setup to WE# Going High 3 tDVWH Data Setup to WE# Going High 3 tWHDX Data Hold from WE# High tWHAX Address Hold from WE# High tWHEH CE# Hold from WE# High tWHWL WE# Pulse Width High tWHGL Write Recovery before Read tQVVL VPP Hold from Valid SRD 2,4 tQVPH RP# VHH Hold from Valid SRD 2,4 tQVSL WP# VIH Hold from Valid SRD 2,4 NOTES: 1. Read timing characteristics during block erase and word write operations are the same as during read-only operations. Refer to AC Characteristics for read-only operations. 2. Sampled, not 100% tested. 3. Refer to Table 4 for valid AIN and DIN for block erase or word write. 4. VPP should be held at VPPH1/2 (and if necessary RP# should be held at VHH) until determination of block erase or word write success (SR.1/3/4/5=0). Rev. 1.1 LHF80BZA 3 AIN AIN 4 5 6 Valid SRD DIN } } 2 } } } 1 28 } sharp VIH ADDRESSES(A) VIL tWHAX tAVWH tAVAV VIH CE#(E) VIL tWHEH tELWL tWHGL VIH OE#(G) VIL tWHQV1,2 tWHWL VIH WE#(W) VIL VIH DATA(D/Q) High Z tWLWH tDVWH tWHDX DIN DIN VIL tPHWL tSHWH tQVSL tPHHWH tQVPH VIH WP#(S) VIL VHH RP#(P) VIH VIL tVPWH VPPH2,1 VPP(V) tQVVL VPPLK VIL NOTES: 1. VCC power-up and standby. 2. Write block erase or word write setup. 3. Write block erase confirm or valid address and data. 4. Automated erase or program delay. 5. Read status register data. 6. Write Read Array command. Figure 12. AC Waveform for WE#-Controlled Write Operations Rev. 1.1 sharp LHF80BZA 29 6.2.6 ALTERNATIVE CE#-CONTROLLED WRITES(1) Sym. VCC=2.7V-3.6V, TA=-40°C to +85°C Parameter Notes Min. 90 1 0 50 100 100 100 50 50 0 0 0 20 0 0 0 0 Max. Unit ns µs ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns tAVAV Write Cycle Time tPHEL RP# High Recovery to CE# Going Low 2 tWLEL WE# Setup to CE# Going Low tELEH CE# Pulse Width tPHHEH RP# VHH Setup to CE# Going High 2 tSHEH WP# VIH Setup to CE# Going High 2 tVPEH VPP Setup to CE# Going High 2 tAVEH Address Setup to CE# Going High 3 tDVEH Data Setup to CE# Going High 3 tEHDX Data Hold from CE# High tEHAX Address Hold from CE# High tEHWH WE# Hold from CE# High tEHEL CE# Pulse Width High tEHGL Write Recovery before Read tQVVL VPP Hold from Valid SRD 2,4 tQVPH RP# VHH Hold from Valid SRD 2,4 tQVSL WP# VIH Hold from Valid SRD 2,4 NOTES: 1. In systems where CE# defines the write pulse width (within a longer WE# timing waveform), all setup, hold, and inactive WE# times should be measured relative to the CE# waveform. 2. Sampled, not 100% tested. 3. Refer to Table 4 for valid AIN and DIN for block erase or word write. 4. VPP should be held at VPPH1/2 (and if necessary RP# should be held at VHH) until determination of block erase or word write success (SR.1/3/4/5=0). Rev. 1.1 LHF80BZA 3 AIN AIN 4 5 6 Valid SRD DIN } } 2 } } } 1 30 } sharp VIH ADDRESSES(A) VIL tEHAX tAVEH tAVAV VIH tEHEL CE#(E) VIL tELEH tDVEH VIH tEHGL OE#(G) VIL VIH WE#(W) VIL VIH DATA(D/Q) High Z DIN DIN VIL tPHEL tEHQV1,2 tEHWH tEHDX tWLEL tSHEH tQVSL tPHHEH tQVPH VIH WP#(S) VIL VHH RP#(P) VIH VIL tVPEH VPPH2,1 VPP(V) tQVVL VPPLK VIL NOTES: 1. VCC power-up and standby. 2. Write block erase or word write setup. 3. Write block erase confirm or valid address and data. 4. Automated erase or program delay. 5. Read status register data. 6. Write Read Array command. Figure 13. AC Waveform for CE#-Controlled Write Operations Rev. 1.1 LHF80BZA sharp 31 6.2.7 RESET OPERATIONS Device State Device Busy Device Ready Device Busy (Reset Operation) Reset Operating Time VIH RP#(P) VIL tPLPH (A)Reset Timing 2.7V VCC VIL t2VPH VIH RP#(P) VIL (B)RP# rising Timing Figure 14. AC Waveform for Reset Operation Reset AC Specifications Sym. tPLPH Parameter RP# Pulse Low Time (If RP# is tied to VCC, this specification is not applicable) Reset Operating Time (During block erase or word write operation is executing) VCC 2.7V to RP# High Notes VCC=2.7V-3.6V Min. Max. 100 1,2 Unit ns 22 µs t2VPH 3 100 ns NOTES: 1. If RP# is asserted while a block erase or word write operation is not executing, the reset will complete within 100ns. 2. A reset time, tPHQV, is required from the later of reset operation is finished or RP# going high until outputs are valid. 3. When the device power-up, holding RP# low minimum 100ns is required after VCC has been in predefined range and also has been in stable there. Rev. 1.1 sharp LHF80BZA 32 6.2.8 BLOCK ERASE AND WORD WRITE PERFORMANCE(3) Sym. tWHQV1 tEHQV1 tWHQV2 tEHQV2 VCC=2.7V-3.6V, TA=-40°C to +85°C VPP=2.7V-3.6V Parameter Notes Typ.(1) Max. Word Write Time 32K word Block 2 44.6 4K word Block 2 45.9 Block Write Time 32K word Block 2 1.46 4K word Block 2 0.19 Block Erase Time 32K word Block 2 1.14 4K word Block 2 0.38 Word Write Suspend Latency Time to Read 7 8 Erase Suspend Latency Time to Read 18 22 VPP=11.4V-12.6V Typ.(1) Max. 12.6 24.5 0.42 0.11 0.51 0.31 6 7 11 14 Unit µs µs s s s s µs µs NOTES: 1. Typical values measured at TA=+25°C and nominal voltages. Subject to change based on device characterization. 2. Excludes system-level overhead. 3. Sampled but not 100% tested. Rev. 1.1 sharp i A-1 RECOMMENDED OPERATING CONDITIONS A-1.1 At Device Power-Up AC timing illustrated in Figure A-1 is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly. VCC(min) VCC GND tVR t2VPH *1 tR tPHQV VIH RP# (P) (RST#) VCCW *2 (V) VIL VCCWH1/2 (VPPH1/2) GND (VPP) VIH tR or tF tR or tF tAVQV Valid Address ADDRESS (A) VIL tF tR tELQV VIH CE# (E) VIL VIH WE# (W) VIL tF tR tGLQV VIH OE# (G) VIL VIH WP# (S) VIL VOH DATA (D/Q) VOL High Z Valid Output *1 t5VPH for the device in 5V operations. *2 To prevent the unwanted writes, system designers should consider the VCCW (VPP) switch, which connects VCCW (VPP) to GND during read operations and VCCWH1/2 (VPPH1/2) during write or erase operations. See the application note AP-007-SW-E for details. Figure A-1. AC Timing at Device Power-Up For the AC specifications tVR, tR, tF in the figure, refer to the next page. See the “ELECTRICAL SPECIFICATIONS“ described in specifications for the supply voltage range, the operating temperature and the AC specifications not shown in the next page. Rev. 1.10 sharp ii A-1.1.1 Rise and Fall Time Symbol Parameter Notes Min. Max. Unit 1 0.5 30000 µs/V tVR VCC Rise Time tR Input Signal Rise Time 1, 2 1 µs/V tF Input Signal Fall Time 1, 2 1 µs/V NOTES: 1. Sampled, not 100% tested. 2. This specification is applied for not only the device power-up but also the normal operations. tR(Max.) and tF(Max.) for RP# (RST#) are 100µs/V. Rev. 1.10 sharp iii A-1.2 Glitch Noises Do not input the glitch noises which are below VIH (Min.) or above VIL (Max.) on address, data, reset, and control signals, as shown in Figure A-2 (b). The acceptable glitch noises are illustrated in Figure A-2 (a). Input Signal Input Signal VIH (Min.) VIH (Min.) VIL (Max.) VIL (Max.) Input Signal Input Signal (a) Acceptable Glitch Noises (b) NOT Acceptable Glitch Noises Figure A-2. Waveform for Glitch Noises See the “DC CHARACTERISTICS“ described in specifications for VIH (Min.) and VIL (Max.). Rev. 1.10 sharp iv A-2 RELATED DOCUMENT INFORMATION(1) Document No. Document Name AP-001-SD-E Flash Memory Family Software Drivers AP-006-PT-E Data Protection Method of SHARP Flash Memory AP-007-SW-E RP#, VPP Electric Potential Switching Circuit NOTE: 1. International customers should contact their local SHARP or distribution sales office. Rev. 1.10 SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE. Suggested applications (if any) are for standard use; See Important Restrictions for limitations on special applications. See Limited Warranty for SHARP’s product warranty. The Limited Warranty is in lieu, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES, INCLUDING THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE, ARE SPECIFICALLY EXCLUDED. In no event will SHARP be liable, or in any way responsible, for any incidental or consequential economic or property damage. NORTH AMERICA EUROPE JAPAN SHARP Microelectronics of the Americas 5700 NW Pacific Rim Blvd. Camas, WA 98607, U.S.A. Phone: (1) 360-834-2500 Fax: (1) 360-834-8903 Fast Info: (1) 800-833-9437 www.sharpsma.com SHARP Microelectronics Europe Division of Sharp Electronics (Europe) GmbH Sonninstrasse 3 20097 Hamburg, Germany Phone: (49) 40-2376-2286 Fax: (49) 40-2376-2232 www.sharpsme.com SHARP Corporation Electronic Components & Devices 22-22 Nagaike-cho, Abeno-Ku Osaka 545-8522, Japan Phone: (81) 6-6621-1221 Fax: (81) 6117-725300/6117-725301 www.sharp-world.com TAIWAN SINGAPORE KOREA SHARP Electronic Components (Taiwan) Corporation 8F-A, No. 16, Sec. 4, Nanking E. Rd. Taipei, Taiwan, Republic of China Phone: (886) 2-2577-7341 Fax: (886) 2-2577-7326/2-2577-7328 SHARP Electronics (Singapore) PTE., Ltd. 438A, Alexandra Road, #05-01/02 Alexandra Technopark, Singapore 119967 Phone: (65) 271-3566 Fax: (65) 271-3855 SHARP Electronic Components (Korea) Corporation RM 501 Geosung B/D, 541 Dohwa-dong, Mapo-ku Seoul 121-701, Korea Phone: (82) 2-711-5813 ~ 8 Fax: (82) 2-711-5819 CHINA HONG KONG SHARP Microelectronics of China (Shanghai) Co., Ltd. 28 Xin Jin Qiao Road King Tower 16F Pudong Shanghai, 201206 P.R. China Phone: (86) 21-5854-7710/21-5834-6056 Fax: (86) 21-5854-4340/21-5834-6057 Head Office: No. 360, Bashen Road, Xin Development Bldg. 22 Waigaoqiao Free Trade Zone Shanghai 200131 P.R. China Email: [email protected] SHARP-ROXY (Hong Kong) Ltd. 3rd Business Division, 17/F, Admiralty Centre, Tower 1 18 Harcourt Road, Hong Kong Phone: (852) 28229311 Fax: (852) 28660779 www.sharp.com.hk Shenzhen Representative Office: Room 13B1, Tower C, Electronics Science & Technology Building Shen Nan Zhong Road Shenzhen, P.R. China Phone: (86) 755-3273731 Fax: (86) 755-3273735