PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 24-BIT, 192-kHz SAMPLING, 6-CHANNEL, ENHANCED MULTILEVEL, DELTA-SIGMA DIGITAL-TO-ANALOG CONVERTER FEATURES D 24-Bit Resolution D Analog Performance: D D D D D D D D DESCRIPTION – Dynamic Range: 103 dB, Typical – SNR: 103 dB, Typical – THD+N: 0.004%, Typical – Full-Scale Output: 3.1 Vp-p, Typical 8× Oversampling Interpolation Filter: – Stopband Attenuation: –55 dB – Passband Ripple: ±0.03 dB Sampling Frequency: – 5 kHz to 200 kHz (Channels 1 and 2) – 5 kHz to 100 kHz (Channels 3, 4, 5, and 6) Accepts 16- and 24-Bit Audio Data Data Formats: Standard, I2S, and Left-Justified, TDM System Clock: 128 fS, 192 fS, 256 fS, 384 fS, 512 fS, or 768 fS Digital De-Emphasis for 32 kHz, 44.1 kHz, 48 kHz Power Supply: 5-V Single Supply 20 -Lead SSOP Package APPLICATIONS D Integrated A/V Receivers D DVD Movie and Audio Players D HDTV Receivers D Car Audio Systems D DVD Add-On Cards for High-End PCs D Digital Audio Workstations D Other Multichannel Audio Systems The PCM1606 is a CMOS monolithic integrated circuit that features six 24-bit audio digital-to-analog converters and support circuitry in a small 20-lead SSOP package. The digital-to-analog converters utilize Texas Instruments’ enhanced multilevel, delta-sigma architecture, which employs 2nd-order noise shaping and 8-level amplitude quantization to achieve excellent signal-to-noise performance and a high tolerance to clock jitter. The PCM1606 accepts industry-standard audio data formats with 16- to 24-bit audio data. Sampling rates up to 200 kHz are supported. PCM1606 (TOP VIEW) DATA1 DATA2 DATA3 FMT1 FMT0 ZEROA AGND VOUT5 VOUT6 VOUT1 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 SCKI BCK LRCK DEMP1 DEMP0 VCC VCOM VOUT4 VOUT3 VOUT2 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Copyright 2002, Texas Instruments Incorporated PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. www.ti.com 1 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 PACKAGE/ORDERING INFORMATION PRODUCT PACKAGE PACKAGE DRAWING NUMBER OPERATION TEMPERATURE RANGE PACKAGE MARKING PCM1606E 20 Lead SSOP 20-Lead ZZ334 1 ZZ334-1 25°C to 85°C –25°C PCM1606E ORDERING NUMBER† TRANSPORT MEDIA PCM1606E TUBE PCM1606E/2K Tape and Reel † Models with a slash (/) are available only in tape and reel in the quantities indicated (e.g., /2K indicates 2000 devices per reel). Ordering 2000 pieces of PCM1606Y/2K gets a single 2000-piece tape and reel. functional block diagram DAC BCK Output Amp and Low-Pass Filter VOUT1 Output Amp and VOUT2 LRCK DATA1(1, 2) Serial Input I/F DAC Low-Pass Filter DATA2(3, 4) 4x / 8x DATA3(5, 6) Oversampling Digital Filter with Function Controller DEMP1 DEMP0 FMT1 FMT0 Enhanced Multilevel Delta-Sigma Modulator Function Control I/F DAC Output Amp and Low-Pass Filter VOUT3 DAC Output Amp and Low-Pass Filter VCOM VOUT4 DAC Output Amp and Low-Pass Filter DAC Output Amp and Low-Pass Filter System Clock SCKI System Clock Manager Zero Detect ZEROA 2 www.ti.com Power Supply VCC AGND VOUT5 VOUT6 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 Terminal Functions TERMINAL NAME PIN I/O DESCRIPTIONS AGND 7 — Analog and digital ground BCK 19 I Shift clock input for serial audio data (see Note 2) DATA1 1 I Serial audio data input for VOUT1 and VOUT2 (see Note 2) DATA2 2 I Serial audio data input for VOUT3 and VOUT4 (see Note 2) DATA3 3 I Serial audio data input for VOUT5 and VOUT6 (see Note 2) DEMP0 16 I De-emphasis control (see Note 1) DEMP1 17 I De-emphasis control (see Note 1) FMT1 4 I Format select (see Note 1) FMT0 5 I Format select (see Note 1) LRCK 18 I Left and right clock input. This clock is equal to the sampling rate, fS (see Note 2) SCKI 20 I System clock in. Input frequency is 128 fS, 192 fS, 256 fS, 384 fS, 512 fS or 768 fS (see Note 2) VCC VCOM 15 — Analog and digital power supply, 5 V 14 — Common voltage output. This pin should be bypassed with a 10-µF capacitor to AGND VOUT1 VOUT2 10 O Voltage output for audio signal corresponding to L-channel on DATA1. Up to 192 kHz 11 O Voltage output for audio signal corresponding to R-channel on DATA1. Up to 192 kHz VOUT3 VOUT4 12 O Voltage output for audio signal corresponding to L-channel on DATA2. Up to 96 kHz 13 O Voltage output for audio signal corresponding to R-channel on DATA2. Up to 96 kHz VOUT5 VOUT6 8 O Voltage output for audio signal corresponding to L-channel on DATA3. Up to 96 kHz 9 O Voltage output for audio signal corresponding to R-channel on DATA3. Up to 96 kHz ZEROA 6 O Zero-data flag. Logical AND of ZERO1 through ZERO6 NOTES: 1. Schmitt-trigger input with internal pulldown. 2. Schmitt-trigger input. absolute maximum ratings over operating free-air temperature (unless otherwise noted)† Supply voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6.5 V Digital input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to VCC + 0.3 V Analog input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to VCC + 0.3 V Input current (except power supply) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±10 mA Ambient temperature under bias . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –40°C to 125°C Storage temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –55°C to 150°C Junction temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 150°C Lead temperature (soldering, 5s) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 260°C, 5s Package temperature (IR reflow, 10s) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 235°C, 10s † Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. www.ti.com 3 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 electrical characteristics, all specifications at TA = 25°C, VCC = 5 V, fS = 44.1 kHz, system clock = 384 fS and 24-bit data (unless otherwise noted) PCM1606E PARAMETER TEST CONDITIONS MIN RESOLUTION TYP MAX 24 UNIT Bits DATA FORMAT Audio data interface format Standard, I2S, Left-Justified, TDM Audio data bit length 16 or 24 bits, selectable Audio data format fS MSB first, 2s complement VOUT1, VOUT2 VOUT3, VOUT4, VOUT5, VOUT6 Sampling frequency System clock frequency 5 200 5 100 kHz 128, 192, 256, 384, 512, 768 fS DIGITAL INPUT/OUTPUT Logic family (TTL compatible) VIH VIL High-level input voltage IIH IIL High-level input current VOH VOL High-level output voltage 2 V Low-level input voltage VIN = VCC VIN = 0 V Low-level input current Low-level output voltage IOH = –4 mA IOL = 4 mA 67 0.8 V 100 µA –10 µA 2.4 V 1 V DYNAMIC PERFORMANCE VOUT = 0 dB THD+N Total harmonic distortion plus noise VOUT = –60 60 dB fS = 44.1 kHz/384 fS fS = 96 kHz/256 fS 0.004% fS = 192 kHz/128 fS fS = 44.1 kHz/348 fS 0.002% fS = 96 kHz / 256 fS fS = 192 kHz/128 fS 1.2% EIAJ, A-weighted, fS = 44.1 kHz/384 fS Dynamic range Signal-to-noise Signal to noise ratio 1% 1% 98 103 A-weighted, fS = 96 kHz/256 fS 99 A-weighted, fS = 192 kHz/128 fS 101 EIAJ, A-weighted, fS = 44.1 kHz/384 fS 98 100 A-weighted, fS = 192 kHz/128 fS 101 separation Channel se aration Level linearity error fS = 192 kHz/128 fS VOUT = –90 dB 95 dB 103 A-weighted, fS = 96 kHz/256 fS fS = 44.1 kHz/384 fS fS = 96 kHz/256 fS 0.01% 0.005% dB 100 95 dB 100 ±0.5 dB DC ACCURACY ±1 %FSR Gain error ±1.3 %FSR Gain mismatch, channel-to-channel Bipolar zero error ±30 VOUT = 0.5 VCC at BPZ mV ANALOG OUTPUT Output voltage Full scale (–0 dB) Center voltage Load impedance 4 Ac load 5 www.ti.com 62% of VCC Vp-p 50% of VCC Vdc kΩ PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 electrical characteristics, all specifications at TA = 25°C, VCC = 5 V, fS = 44.1 kHz, system clock = 384 fS and 24-bit data (unless otherwise noted) (continued) PCM1606E PARAMETER TEST CONDITIONS MIN TYP MAX UNIT DIGITAL FILTER PERFORMANCE FILTER CHARACTERISTICS Passband ±0.03 dB 0.454 fS –3 dB 0.487 fS Stopband 0.546 fS ±0.03 Passband ripple Stopband attenuation Stopband = 0.546 fS –50 Stopband = 0.567 fS –55 dB dB ANALOG FILTER PERFORMANCE Frequency response At 20 kHz –0.03 dB POWER SUPPLY REQUIREMENTS (see Note 4) VCC ICC Voltage range Supply Su ly current Power dissi dissipation ation 5 5.5 fS = 44.1 kHz/384 fS fS = 96 kHz/256 fS 4.5 50 65 fS = 192 kHz/128 fS fS = 44.1 kHz/384 fS 68 72 250 fS = 96 kHz/256 fS fS = 192 kHz/128 fS VDC mA 358 360 mW 340 TEMPERATURE RANGE Operation temperature –25 85 °C θJA Thermal resistance 20-pin SSOP 115 °C/W NOTES: 3. Analog performance specs are tested using System Two Cascade Plus by Audio Precision with 400-Hz HPF, 30-kHz LPF on at RMS with 20-kHz LPF, 400-Hz HPF in calculation. Shibasoku #725 THD meter, 400 Hz HPF, 30 kHz LPF on, at average mode with 20-kHz bandwidth limiting. The load connected to the analog output is 5 kΩ or larger via capacitance coupling. 4. Condition in 192-kHz operation is channel 3 through channel 6 are disabled. timing requirements system clock input The PCM1606 requires a system clock for operating the digital interpolation filters and multilevel delta-sigma modulators. The system clock is applied at the SCKI (pin 20). Table 1 shows examples of system clock frequencies for common audio sampling rates. Figure 1 shows the timing requirements for the system clock input. For optimal performance, it is important to use a clock source with low phase jitter and noise. Texas Instruments’ PLL1700 multiclock generator is an excellent choice for providing the PCM1606 system clock source. The 192-kHz sampling frequency operation is available on DATA1 for VOUT1 and VOUT2. When the system clock of 128 fS or 192 fS is detected, VOUT3, VOUT4, VOUT5 and VOUT6 are automatically forced to the bipolar zero level (= 0.5 VCC). Table 1 lists the typical system clock frequency. www.ti.com 5 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 timing requirements (continued) power-on reset functions The PCM1606 includes a power-on reset function. Figure 2 shows the operation of this function. With the system clock active and VCC > 3 V typical (2.2 V to 3.7 V), the power-on reset function is enabled. The initialization sequence requires 1024 system clocks from the time VCC > 3 V. After the initialization period, the PCM1606 is set to its reset default state. Table 1. System Clock Rates for Common Audio Sampling Frequencies SAMPLING FREQUENCY SYSTEM CLOCK FREQUENCY (fSCLK) (MHz) 128 fS 192 fS 256 fS 384 fS 512 fS 768 fS 8 kHz — — 2.048 3.072 4.096 6.144 16 kHz — — 4.096 6.144 8.192 12.288 32 kHz — — 8.192 12.288 16.384 24.576 44.1 kHz — — 11.2896 16.9344 22.5792 33.8688 48 kHz — — 12.288 18.432 24.576 36.864 96 kHz — — 24.576 36.864 49.152 See Note 5 192 kHz 24.576 36.864 See Note 6 See Note 6 See Note 6 See Note 6 NOTES: 5. The 768-fS system clock rate is not supported for fS > 64 kHz. 6. This system clock is not supported for the given sampling frequency. t(SCKH) 2.0 V System Clock 0.8 V t(SCKL) System Clock Pulse Cycle Time† † 1/128 fS, 1/256 fS, 1/384 fS, 1/512 fS and 1/768 fS. MIN PARAMETERS t(SCKH) t(SCKL) MAX 10 ns System clock pulse duration LOW 10 ns Figure 1. System Clock Timing VDD 3.7 V 3.0 V 2.2 V 0V Reset Internal Reset Don’t Care 1024 System Clocks System Clock Figure 2. Power-On Reset Timing 6 UNIT System clock pulse duration HIGH www.ti.com Reset Removal PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 timing requirements (continued) audio serial interface The audio serial interface for the PCM1606 comprises a 5-wire synchronous serial port. It includes LRCK (pin 18), BCK (pin 19), DATA1 (pin 1), DATA2 (pin 2) and DATA3 (pin 3). BCK is the serial audio bit clock and is used to clock the serial data present on DATA1, DATA2, and DATA3 into the audio interface serial shift registers. Serial data is clocked into the PCM1606 on the rising edge of BCK. LRCK is the serial audio left/right word clock. LRCK is used to latch serial data into the serial audio interface internal registers. Both LRCK and BCK must be synchronous to the system clock. Ideally, it is recommended that LRCK and BCK be derived from the system clock input or output, SCKI. The left/right clock, LRCK, is operated at the sampling frequency (fS). The bit clock, BCK, may be operated at 32, 48, or 64 times the sampling frequency. audio data formats and timing The PCM1606 supports industry-standard audio data formats, including standard, I2S, left-justified, and TDM. The data formats are shown in Figure 6. Data formats are selected using the format pins, FMT1 (pin 4) and FMT0 (pin 5). All formats require binary 2s complement, MSB-first audio data. Figure 3 shows a detailed timing diagram for the serial audio interface, with the exception of TDM format. DATA1, DATA2, and DATA3 each carry two audio channels, designated as the left and right channels. The left channel data always precedes the right channel data in the serial data stream for all data formats. Table 2 shows the mapping of the digital input data to the analog output pins. TDM format is able to interface by 3-wire synchronous serial port. All data inputs from DATA1, BCK can be operated at 128, 256, and 512 times the sampling frequency. The rising edge of LRCK means the start of a data frame. Only channel 1 and channel 2 data are acceptable at the 192-kHz sampling frequency (fS); channel 3, channel 4, channel 5, and channel 6 data are don’t care. Figure 4 shows the timing requirements for BCK input for TDM format. Figure 5 shows the detailed timing diagram for TDM format. Table 2. Audio Input Data to Analog Output Mapping DATA INPUT CHANNEL DATA1 Left DATA1 Right DATA2 Left DATA2 Right DATA3 Left DATA3 Right ANALOG OUTPUT VOUT1† VOUT2† VOUT3‡ VOUT4‡ VOUT5‡ VOUT6‡ † Up to 192 kHz ‡ Up to 96 kHz www.ti.com 7 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 timing requirements (continued) 1.4 V LRCK t(BCH) t(BCL) t(LB) 1.4 V BCK t(BCY) t(BL) 1.4 V DATA1, DATA2, DATA3 tsu(D) th(D) PARAMETER MIN MAX UNIT 32 fS / 48 fS / 64 fS† t(BCY) BCK pulse cycle time t(BCH) t(BCL) BCK high-level time 35 ns BCK low-level time 35 ns t(BL) t(LB) BCK rising edge to LRCK edge 10 ns LRCK falling edge to BCK rising edge 10 ns tsu(D) DATA setup time th(D) DATA hold time † fS is the sampling frequency (e.g., 44.1 kHz, 48 kHz, 96 kHz, etc.) 10 ns 10 ns Figure 3. Audio Interface Timing Table 3. Bit Clock Rates for TDM Format Sampling Frequencies SAMPLING FREQUENCY SYSTEM CLOCK FREQUENCY (fSCKI) (MHz) 128 fS 256 fS 512 fS 4.096 8 kHz — 2.048 16 kHz — 4.096 8.192 32 kHz — 8.192 16.384 44.1 kHz — 11.2896 22.5792 48 kHz — 12.288 24.576 96 kHz — 24.576 49.152 192 kHz 24.576 See Note 7 See Note 7 NOTE 7: This bit clock is not supported for the given sampling frequency. 8 www.ti.com PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 timing requirements (continued) t(BCKH) 2.0 V BCK 0.8 V t(BCKL) Bit Clock Pulse Cycle Time† PARAMETERS MIN t(BCKH) Bit clock pulse duration HIGH t(BCKL) Bit clock pulse duration LOW † 1/128 fS, 1/256 fS, and 1/512 fS. MAX UNIT 10 ns 10 ns Figure 4. Bit Clock Timing for TDM Format 1.4 V LRCK t(BCH) t(BCL) t(LB) 1.4 V BCK t(BCY) t(BL) 1.4 V DATA1 tsu(D) th(D) PARAMETER MIN MAX UNIT t(BCY) t(BCH) BCK pulse cycle time 20 ns BCK high-level time 10 ns t(BCL) t(BL) BCK low-level time 10 ns BCK rising edge to LRCK edge 7 ns t(LB) tsu(D) LRCK falling edge to BCK rising edge 7 ns DATA setup time 7 ns th(D) DATA hold time 7 ns Figure 5. Audio Interface Timing for TDM Format www.ti.com 9 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 timing requirements (continued) (1) Standard Data Format; L-Channel = HIGH, R-Channel = LOW 1/fS LRCK R–Channel L–Channel BCK (= 32 fS, 48 fS or 64 fS) 16-Bit Right-Justified, BCK = 48 fS or 64 fS DATA 14 15 16 1 16-Bit Right-Justified, BCK = 32 fS DATA 14 15 16 1 2 3 14 15 16 MSB 2 1 14 15 16 MSB 3 14 15 16 MSB LSB 3 2 1 LSB 2 LSB 3 14 15 16 MSB LSB (2) Left-Justified Data Format; L-Channel = HIGH, R-Channel = LOW 1/fS LRCK L–Channel R–Channel BCK DATA 1 2 3 N–2 MSB N–1 N 1 LSB 2 3 N–2 N–1 MSB N 1 2 LSB (3) I2S Data Format; L-Channel = LOW, R-Channel = HIGH 1/fS LRCK R–Channel L–Channel BCK (= 48 fS or 64 fS) DATA 1 2 3 MSB N–2 N–1 N 1 LSB 2 3 MSB Figure 6. Audio Data Input Format 10 www.ti.com N–2 N–1 LSB N 1 2 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 timing requirements (continued) (4) TDM Data Format BCK = 256 fS Channel 1 1/fS Channel 3 Channel 2 Channel 6 LRCK 32 BCK 32 BCK BCK 1 2 3 22 23 24 LOW Fix 1 24 LOW Fix LOW Fix 64 Bit 1 2 LSB MSB BCK = 128 fS Channel 1 Channel 2 32 BCK 32 BCK 1/fS LRCK BCK 1 2 3 22 23 24 MSB LOW Fix LSB 24 LOW Fix 1 MSB LOW Fix 64 Bit 1 2 LSB BCK = 512 fS 1/fS Channel 1 Channel 2 64 BCK 64 BCK Channel 3 Channel 6 LRCK BCK LOW Fix 1 2 MSB 24 LOW Fix 1 LOW Fix 1 LSB Figure 6. Audio Data Input Format (Continued) functional description The PCM1606 has several built-in functions including digital input data format selection and digital de-emphasis. These functions are hardware controlled with static control signals and used on pin FMT1 (pin 4), pin FMT0 (pin 5), pin DEMP1 (pin 17), and DEMP0 (pin 16). data format selection The PCM audio data format can be selected by pin FMT1 (pin 4) and FMT0 (pin 5) as shown in Table 4. Table 4. Data Format Control FMT1 (pin 4) FMT0 (pin 5) LOW LOW AUDIO INTERFACE I2S LOW HIGH TDM HIGH LOW Standard HIGH HIGH Left-justified www.ti.com 11 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 functional description (continued) de-emphasis control The de-emphasis control can be selected by DEMP1 (pin 17) and DEMP0 (pin 16). See Table 5. Table 5. De-Emphasis Control DEMT1 (pin 17) DEMT0 (pin 16) AUDIO INTERFACE LOW LOW OFF LOW HIGH 48 kHz HIGH LOW 44.1 kHz HIGH HIGH 32 kHz analog outputs The PCM1606 includes six independent output channels, VOUT1 through VOUT6. These are unbalanced outputs, each capable of driving 3.1 Vp-p typical into a 5-kΩ ac load with VCC = 5 V. The internal output amplifiers for VOUT1 through VOUT6 are dc-biased to the common-mode (or bipolar zero) voltage, equal to VCC/2. The output amplifiers include an RC continuous-time filter, which helps to reduce the out-of-band noise energy present at the DAC outputs due to the noise shaping characteristics of the PCM1606’s delta-sigma D/A converters. The frequency response of this filter is shown in Figure 7. By itself, this filter is not enough to attenuate the out-of-band noise to an acceptable level for most applications. An external low-pass filter is required to provide sufficient out-of-band noise rejection. Further discussion of DAC post-filter circuits is provided in the Application Information section of this data sheet. LEVEL vs FREQUENCY 20 0 Level – dB –20 –40 –60 –80 –100 1 10 100 1k 10k 100k 1M 10M f – Frequency – Hz Figure 7. Output Filter Frequency Response 12 www.ti.com PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 functional description (continued) VCOM output One unbuffered common-mode voltage output pin, VCOM (pin 14) is brought out for decoupling purposes. This pin is nominally biased to a dc voltage level equal to VCC/2. If this pin is to be used to bias external circuitry, a voltage follower is required for buffering purposes. Figure 8 shows an example of using the VCOM pin for external biasing applications. PCM1606 4 VCOM 14 3 + – OPA337 + 1 V BIAS [ V CC 2 10 µF Figure 8. Biasing External Circuits Using the VCOM Pin zero flag zero detect condition Zero detection for each output channel is independent from the others. If the data for a given channel remains at a 0 level for 1024 sample periods (or LRCK clock periods), a zero detect condition exists for that channel. zero output flag When the data for all channels remains at a 0 level for 1024 sample periods (or LRCK clock periods), the ZEROA (pin 6) is set to a logic 1 state. The zero flag pin can be used to operate external mute circuits, or used as a status indicator for a microcontroller, audio signal processor, or other digitally controlled functions. www.ti.com 13 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 TYPICAL CHARACTERISTICS—DIGITAL FILTER AMPLITUDE vs FREQUENCY AMPLITUDE vs FREQUENCY 0 0.05 VCC = 5 V fS = 44.1 kHz TA = 25°C De-emphasis Off –20 0.03 –40 0.02 Amplitude – dB Amplitude – dB VCC = 5 V fS = 44.1 kHz TA = 25°C De-emphasis Off 0.04 –60 –80 0.01 0.00 –0.01 –0.02 –100 –0.03 –120 –0.04 –140 0 1 2 3 –0.05 0.0 4 0.1 0.2 f – Frequency [ fS] Figure 9 0.5 DE-EMPHASIS ERROR vs FREQUENCY 0.5 0 VCC = 5 V fS = 32 kHz TA = 25°C –1 VCC = 5 V fS = 32 kHz TA = 25°C 0.4 0.3 De-emphasis Error – dB –2 –3 –4 –5 –6 –7 0.2 0.1 –0.0 –0.1 –0.2 –8 –0.3 –9 –0.4 –0.5 –10 0 2 4 6 8 10 12 14 0 2 4 6 8 10 f – Frequency – kHz f – Frequency – kHz Figure 12 Figure 11 All specifications at TA = 25°C, VCC = 5 V, fS = 44.1 kHz, system clock = 384 fS and 24-bit data, unless otherwise noted. 14 0.4 Figure 10 DE-EMPHASIS LEVEL vs FREQUENCY De-emphasis Level – dB 0.3 f – Frequency [ fS] www.ti.com 12 14 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 TYPICAL CHARACTERISTICS—DIGITAL FILTER DE-EMPHASIS LEVEL vs FREQUENCY DE-EMPHASIS ERROR vs FREQUENCY 0 0.5 VCC = 5 V fS = 44.1 kHz TA = 25°C –1 De-emphasis Level – dB –2 VCC = 5 V fS = 44.1 kHz TA = 25°C 0.4 0.3 De-emphasis Error – dB –3 –4 –5 –6 –7 0.2 0.1 –0.0 –0.1 –0.2 –8 –0.3 –9 –0.4 –10 0 2 4 6 8 10 12 14 16 18 –0.5 20 0 2 4 6 f – Frequency – kHz 10 12 14 16 18 20 f – Frequency – kHz Figure 14 Figure 13 DE-EMPHASIS LEVEL vs FREQUENCY DE-EMPHASIS ERROR vs FREQUENCY 0 0.5 VCC = 5 V fS = 48 kHz TA = 25°C –1 VCC = 5 V fS = 48 kHz TA = 25°C 0.4 0.3 De-emphasis Error – dB –2 De-emphasis Level – dB 8 –3 –4 –5 –6 –7 0.2 0.1 –0.0 –0.1 –0.2 –8 –0.3 –9 –0.4 –10 –0.5 0 2 4 6 8 10 12 14 16 18 20 22 f – Frequency – kHz 0 2 4 6 8 10 12 14 16 18 20 22 f – Frequency – kHz Figure 15 Figure 16 All specifications at TA = 25°C, VCC = 5 V, fS = 44.1 kHz, system clock = 384 fS and 24-bit data, unless otherwise noted. www.ti.com 15 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 TYPICAL CHARACTERISTICS—ANALOG DYNAMIC PERFORMANCE DYNAMIC RANGE vs SUPPLY VOLTAGE TOTAL HARMONIC DISTORTION + NOISE vs SUPPLY VOLTAGE 106 VCC = 5 V fS = 44.1 kHz TA = 25°C 192 kHz 128 fS 96 kHz 256 fS 10.00 1 44.1 kHz 384 fS –60 dB 1.00 0.1 0.10 0.01 96 kHz 256 fS 192 kHz 128 fS 44.1 kHz 384 fS 4.5 192 kHz 128 fS 96 kHz 256 fS 100 98 5.0 5.5 96 4.0 6.0 Figure 17 5.0 5.5 6.0 Figure 18 SNR vs SUPPLY VOLTAGE CHANNEL SEPARATION vs SUPPLY VOLTAGE 106 104 VCC = 5 V fS = 44.1 kHz TA = 25°C 102 44.1 kHz 384 fS Channel Separation – dB SNR – dB 4.5 VCC – Supply Voltage – V VCC – Supply Voltage – V 104 44.1 kHz 384 fS 102 0 dB 0.01 0.001 4.0 VCC = 5 V fS = 44.1 kHz TA = 25°C 104 Dynamic Range – dB THD+N – Total Harmonic Distortion + Noise – % 100.00 10 102 192 kHz 128 fS 96 kHz 256 fS 100 VCC = 5 V fS = 44.1 kHz TA = 25°C 192 kHz 128 fS 100 44.1 kHz 384 fS 98 96 kHz 256 fS 96 98 94 96 4.0 4.5 5.0 5.5 6.0 VCC – Supply Voltage – V 92 4.0 4.5 5.0 VCC – Supply Voltage – V Figure 19 Figure 20 All specifications at TA = 25°C, VCC = 5 V, fS = 44.1 kHz, system clock = 384 fS and 24-bit data, unless otherwise noted. 16 5.5 www.ti.com 6.0 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 TYPICAL CHARACTERISTICS—ANALOG DYNAMIC PERFORMANCE DYNAMIC RANGE vs FREE-AIR TEMPERATURE TOTAL HARMONIC DISTORTION + NOISE vs FREE-AIR TEMPERATURE 106 VCC = 5 V fS = 44.1 kHz VCC = 5 V fS = 44.1 kHz 192 kHz 128 fS 96 kHz 256 fS 104 44.1 kHz 384 fS –60 dB 1.00 0.1 192 kHz 128 fS 0.10 0.01 44.1 kHz 384 fS 96 kHz 256 fS –25 0 102 192 kHz 128 fS 100 96 kHz 256 fS 98 0 dB 0.01 0.001 –50 25 50 75 96 –50 100 –25 Figure 21 25 50 75 100 Figure 22 SNR vs FREE-AIR TEMPERATURE CHANNEL SEPARATION vs FREE-AIR TEMPERATURE 106 104 VCC = 5 V fS = 44.1 kHz VCC = 5 V fS = 44.1 kHz 44.1 kHz 384 fS 102 192 kHz 128 fS 100 96 kHz 256 fS 98 44.1 kHz 384 fS 102 Channel Separation – dB 104 96 94 –50 0 TA – Free-Air Temperature – °C TA – Free-Air Temperature – °C SNR – dB 44.1 kHz 384 fS 10.00 1 Dynamic Range – dB THD+N – Total Harmonic Distortion + Noise – % 100.00 10 100 192 kHz 128 fS 98 96 kHz 256 fS 96 94 –25 0 25 50 75 100 TA – Free-Air Temperature – °C 92 –50 –25 0 25 50 75 100 TA – Free-Air Temperature – °C Figure 23 Figure 24 All specifications at TA = 25°C, VCC = 5 V, fS = 44.1 kHz, system clock = 384 fS and 24-bit data, unless otherwise noted. www.ti.com 17 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 TYPICAL CHARACTERISTICS—ANALOG DYNAMIC PERFORMANCE –90-dB OUTPUT SPECTRUM –90-dB OUTPUT SPECTRUM 0 VCC = 5 V fS = 44.1 kHz TA = 25°C –40 –40 –60 –60 –80 –100 –120 –80 –100 –120 –140 –140 –160 –160 –180 0.0 0.5 VCC = 5 V fS = 44.1 kHz TA = 25°C –20 Amplitude – dB Amplitude – dB –20 0 1.0 1.5 –180 0.0 2.0 0.1 0.2 f – Frequency – MHz f – Frequency – MHz Figure 26 Figure 25 DYNAMIC RANGE vs JITTER 106 VCC = 5 V fS = 44.1 kHz TA = 25°C 104 Dynamic Range – dB 102 100 98 96 94 92 90 0 100 200 300 400 500 600 Jitter – ps Figure 27 All specifications at TA = 25°C, VCC = 5 V, fS = 44.1 kHz, system clock = 384 fS and 24-bit data, unless otherwise noted. 18 www.ti.com 0.3 0.4 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 APPLICATION INFORMATION connection diagrams A basic connection diagram is shown in Figure 28, with the necessary power supply bypassing and decoupling components. Texas Instruments recommends using the component values shown in Figure 28 for all designs. A typical application diagram is shown in Figure 29. Texas Instruments’ PLL1700 is used to generate the system clock input at SCKI, as well as generating the clock for the audio signal processor. The use of series resistors (22 Ω to 100 Ω) is recommended for SCKI, LRCK, BCK, DATA1, DATA2, and DATA3. The series resistor combines with the stray PCB and device input capacitance to form a low-pass filter which removes high-frequency noise from the digital signal, thus, reducing high-frequency emission. ML Microcontroller MC MD + PLL1700 SCKO3 +5 V Power Supply 10 µF DATA1 1 DATA1 SCKI 20 DATA2 2 DATA2 BCK 19 BCK DATA3 3 DATA3 LRCK 18 LRCK FMT1 4 FMT1 DEMP1 17 DEMP1 FMT0 5 FMT0 DEMP0 16 DEMP0 ZEROA 6 ZEROA VCC 15 7 AGND VCOM 14 LPF 8 VOUT5 VOUT4 13 LPF LPF 9 VOUT6 VOUT3 12 LPF LPF 10 VOUT1 VOUT2 11 LPF PCM1606 + 10 µF Figure 28. Basic Connection Diagram www.ti.com 19 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 APPLICATION INFORMATION DIGITAL SECTION ANALOG SECTION µC/µP{ RSw 1 DATA1 SCKI 20 2 DATA2 BCK 19 3 DATA3 LRCK 18 4 FMT1 DEMP1 17 5 FMT0 DEMP0 16 6 ZEROA VCC 15 7 AGND VCOM 14 8 VOUT5 VOUT4 13 PLL1700 9 VOUT6 VOUT3 12 SCKO3} 10 VOUT1 VOUT2 11 RS Audio DSP or Decoder RS RS RS RS Buffer PCM1606 XT1 27-MHz Master Clock + 10 µF + 10 µF + 10 µF + 10 µF + 10 µF + 10 µF LS + 10 µF RS Down Mix L R Output Low-Pass FiltersW LF RF CTR SUB 0.1 µF + 5-V Analog 10 µF † Format and de-emphasis control can be provided by the DSP/decoder. ‡ Actual clock output used is determined by the application. § RS = 22 Ω to 100 Ω ¶ See the Application Information section of this data sheet for more information. Figure 29. Typical Application Diagram power supply and grounding The PCM1606 requires a 5-V supply. The 5-V supply is used to power the DAC analog output-filter circuitry, the digital filter, and the serial interface circuitry. Two capacitors are required for supply bypassing, as shown in Figure 29. These capacitors should be located as close as possible to the PCM1606 package. The 10-µF capacitors should be tantalum or aluminum electrolytic, while the 0.1-µF capacitors are ceramic (X7R type is recommended for surface-mount applications). 20 www.ti.com PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 APPLICATION INFORMATION D/A output filter circuits Delta-sigma D/A converters utilize noise shaping techniques to improve in-band signal-to-noise ratio (SNR) performance at the expense of generating increased out-of-band noise above the Nyquist frequency, or fS/2. The out-of-band noise must be low-pass filtered in order to provide optimal converter performance. This is accomplished by a combination of on-chip and external low-pass filtering. Figure 30 and Figure 31 show the recommended external low-pass active filter circuits for dual- and single-supply applications. These circuits are 2nd-order Butterworth filters using the multiple feedback (MFB) circuit arrangement, which reduces sensitivity to passive component variations over frequency and temperature. For more information regarding MFB active filter design, see your local Texas Instruments sales office. Because the overall system performance is defined by the quality of the D/A converters and their associated analog output circuitry, high-quality audio op amps are recommended for the active filters. Texas Instruments’ OPA2134 and OPA2353 dual op amps are shown in Figure 30 and Figure 31, and are recommended for use with the PCM1606. R2 R1 C1 R3 2 VIN 3 C2 AV [ * – R4 1 OPA2134 VOUT + R2 R1 Figure 30. Dual-Supply Filter Circuit AV [ * R2 R1 R2 R1 C1 R3 VIN C2 2 3 – OPA2134 1 R4 VOUT + PCM1606 – VCOM + C 2 10 µF OPA337 + To Additional Low-Pass Filter Circuits Figure 31. Single-Supply Filter Circuit www.ti.com 21 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 APPLICATION INFORMATION PCB layout guidelines A typical PCB layout for the PCM1606 is shown in Figure 32. A ground plane is recommended, with the analog and digital sections being isolated from one another using a split or cut in the circuit board. The PCM1606 should be oriented with the digital I/O pins facing the ground plane split/cut to allow for short, direct connections to the digital audio interface and control signals originating from the digital section of the board. Separate power supplies are recommended for the digital and analog sections of the board. This prevents the switching noise present on the digital supply from contaminating the analog power supply and degrading the dynamic performance of the D/A converters. In cases where a common 5-V supply must be used for the analog and digital sections, an inductance (RF choke, ferrite bead) should be placed between the analog and digital 5-V supply connections to avoid coupling of the digital switching noise into the analog circuitry. Figure 33 shows the recommended approach for single-supply applications. Digital Power +VD DGND Analog Power AGND +5VA +VS –VS VCC Digital Logic and Audio Processor PCM1606 Output Circuits Digital Ground AGND Digital Section Analog Section Return Path for Digital Signals Figure 32. Recommended PCB Layout 22 www.ti.com Analog Ground PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 APPLICATION INFORMATION PCB layout guidelines (continued) Power Supplies RF Choke or Ferrite Bead +5V AGND +VS –VS VCC VDD PCM1606 Output Circuits AGND Digital Section Analog Section Common Ground Figure 33. Single-Supply PCB Layout key performance parameters measurement This section provides information on how to measure key dynamic performance parameters for the PCM1606. In all cases, a System Two Cascade Plus by Audio Precision or equivalent audio measurement system is used to perform the testing. total harmonic distortion + noise Total harmonic distortion + noise (THD+N) is a significant figure of merit for audio D/A converters, because it takes into account both harmonic distortion and all noise sources within a specified measurement bandwidth. The true rms value of the distortion and noise is referred to as THD+N. For the PCM1606 D/A converters, THD+N is measured with a full scale, 1-kHz digital sine wave as the test stimulus at the input of the DAC. The digital generator is set to 24-bit audio word length and a sampling frequency of 44.1 kHz or 96 kHz. The digital generator output is taken from the unbalanced S/PDIF connector of the measurement system. The S/PDIF data is transmitted via coaxial cable to the digital audio receiver on the DEM–DAI1606 demo board. The receiver is then configured to output 24-bit data in either I2S or left-justified data format. The DAC audio interface format is programmed to match the receiver output format. The analog output is then taken from the DAC post filter and connected to the analog analyzer input of the measurement system. The analog input is band-limited using filters resident in the analyzer. The resulting THD+N is measured by the analyzer and displayed by the measurement system. www.ti.com 23 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 APPLICATION INFORMATION total harmonic distortion + noise (continued) Evaluation Board DEM-DAI1606 S/PDIF Receiver PCM1606 2nd-Order Low-Pass Filter f–3 dB = 54 kHz S/PDIF Output Digital Generator 100% Full-Scale, 24-Bit, 1-kHz Sine Wave Analyzer and Display RMS Mode Band Limit Notch Filter HPF = 22 Hz† fc = 1 kHz LPF = 22 kHz† Option = 20-kHz Apogee Filter‡ † There is little difference in measured THD+N when using the various settings for these filters.. ‡ Required for THD+N test. Figure 34. Test Setup for THD+N Measurements dynamic range Dynamic range is specified as A-weighted, THD+N measured with a –60 dB of full-scale (FS), 1-kHz digital sine wave stimulus at the input of the D/A converter. This measurement is designed to give a good indicator of how the DAC performs given a low-level input signal. The measurement setup for the dynamic range measurement is shown in Figure 35, and is similar to the THD+N test setup discussed previously. The differences include the band limit filter selection, the additional A-weighting filter, and the –60-dB FS input level. idle channel signal-to-noise ratio The signal-to-noise ratio (SNR) test provides a measure of the noise floor of the D/A converter. The input to the D/A is all 0s data. This ensures that the delta-sigma modulator output is connected to the output amplifier circuit so that idle tones (if present) can be observed and affect the SNR measurement. The dither function of the digital generator must also be disabled to ensure an all 0s data stream at the input of the D/A converter. The measurement setup for SNR is identical to that used for dynamic range, with the exception of the input signal level. (See the note provided in Figure 35). 24 www.ti.com PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 APPLICATION INFORMATION idle channel signal-to-noise ratio (continued) Evaluation Board DEM-DAI1606 S/PDIF Receiver 2nd-Order Low-Pass Filter PCM1606 f–3 dB = 54 kHz S/PDIF Output Digital Generator 0% Full-Scale, Dither Off (SNR) –60 dB FS, 1 kHz Sine Wave (Dynamic Range) Analyzer and Display A-Weight Filter† Band Limit RMS Mode Notch Filter HPF = 22 Hz fc = 1 kHz LPF = 22 kHz Option = A-Weighting† † Results without A-Weighting will be approximately 3 dB worse. Figure 35. Test Setup for Dynamic Range and SNR Measurements www.ti.com 25 PCM1606 SLES014B – OCTOBER 2001 – REVISED AUGUST 2002 MECHANICAL DATA DB (R-PDSO-G**) PLASTIC SMALL-OUTLINE 28 PINS SHOWN 0,38 0,22 0,65 28 0,15 M 15 0,15 NOM 8,20 7,40 5,60 5,00 Gage Plane 1 14 0,25 A 0°–ā8° 0,95 0,55 Seating Plane 2,00 MAX 0,10 0,05 MIN PINS ** 14 16 20 24 28 30 38 A MAX 6,50 6,50 7,50 8,50 10,50 10,50 12,90 A MIN 5,90 5,90 6,90 7,90 9,90 9,90 12,30 DIM 4040065 /D 09/00 NOTES: A. B. C. D. 26 All linear dimensions are in millimeters. This drawing is subject to change without notice. Body dimensions do not include mold flash or protrusion not to exceed 0,15 mm. Falls within JEDEC MO-150 www.ti.com IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright 2002, Texas Instruments Incorporated