PLL PLL103-01XM

PLL103-01
Low Skew Buffers
FEATURES
•
•
•
Generate 18 copies of High-speed clock inputs.
Supports up to four SDRAM DIMMS synchronous
clocks.
Supports 2-wire I2C serial bus interface with
readback.
50% duty cycle with low jitter.
Less than 5ns delay.
Skew between any outputs is less than 250 ps.
Tri-state pin for testing.
Frequency up to 133 MHZ.
3.0V-3.7V Supply range.
48-pin SSOP package.
SDRAM0
SCLK
I2C
Control
1
N/C
2
3
VDD
SDRAM0
SDRAM1
GND
VDD
SDRAM2
4
5
6
7
8
9
48
47
N/C
N/C
46
45
VDD
SDRAM15
44
43
SDRAM14
GND
VDD
42
41
SDRAM13
40
39
SDRAM12
GND
38
37
OE^
VDD
36
35
SDRAM11
SDRAM10
16
34
33
GND
VDD
SDRAM6
SDRAM7
17
18
32
31
SDRAM9
SDRAM8
GND
VDD
19
20
30
29
GND
VDD
SDRAM16
GND
21
22
28
27
SDRAM17
GND
VDD1
SDATA
23
24
26
25
GND1
SCLK
SDRAM3
GND
BUF_IN
VDD
SDRAM4
SDRAM5
GND
VDD
BLOCK DIAGRAM
SDATA
N/C
PLL103-01
•
•
•
•
•
•
•
PIN CONFIGURATION
10
11
12
13
14
15
Note: ^: pull up
SDRAM1
SDRAM2
SDRAM3
SDRAM4
POWER GROUP
•
•
VDD: SDRAM( 0:17 )
VDD1: I2C Circuitry
SDRAM5
SDRAM6
SDRAM7
SDRAM8
BUF_IN
GROUND GROUP
•
•
GND: SDRAM( 0:17 )
GND1: I2C Circuitry
SDRAM9
SDRAM10
SDRAM11
SDRAM12
SDRAM13
SDRAM14
KEY SPECIFICATIONS
•
•
•
•
BUFIN to SDRAM outputs Delay: 1 ~ 5 ns.
Output Slew: ≥1.5 V/ns.
Output Skew: ±250 ps.
Output Duty Cycle: 50% ± 5%.
SDRAM15
SDRAM16
SDRAM17
OE
47745 Fremont Blvd., Fremont, California 94538 TEL (510) 492-0990 FAX (510) 492-0991
Rev 03/08/00 Page 1
PLL103-01
Low Skew Buffers
PIN DESCRIPTIONS
Name
Number
Type
Description
SDRAM (0:3)
4,5,8,9
O
SDRAM Byte0 Clock outputs.
SDRAM (4:7)
13,14,17,18
O
SDRAM Byte1 Clock outputs.
SDRAM (8:11)
31,32,35,36
O
SDRAM Byte2 Clock outputs.
SDRAM (12:15)
40,41,44,45
O
SDRAM Byte3 Clock outputs.
SDRAM (16:17)
21,28
O
SDRAM Byte4 Clock outputs.
OE
38
I
Tristates all outputs, active low. Has internal pull-up.
BUF_IN
11
I
Input for fanout buffers SDRAM (0:17).
SDATA
24
B
SCLK
25
I
VDD
3,7,12,16,20,2
9,33,37,42,46
P
3.3V Power supply for SDRAM buffer.
VDD1
23
P
3.3V Power supply for I2C circuitry.
GND
6,10,15,19,22,
27,30,34,39,43
P
Ground for SDRAM buffer.
GND1
26
P
Power supply for I2C circuitry.
N/C
1,2,47,48
-
Pins are internally disconnected.
Serial data inputs for serial interface port.
47745 Fremont Blvd., Fremont, California 94538 TEL (510) 492-0990 FAX (510) 492-0991
Rev 03/08/00 Page 2
PLL103-01
Low Skew Buffers
I2C BUS CONFIGURATION SETTING
Address Assignment
Slave
Receiver/Transmitter
Data Transfer Rate
Data Protocol
A6
A5
A4
A3
A2
A1
A0
R/W
1
1
0
1
0
0
1
_
Provides both slave write and readback functionality
Standard mode at 100kbits/s
This serial protocol is designed to allow both blocks write and read from the controller. The
bytes must be accessed in sequential order from lowest to highest byte. Each byte transferred
must be followed by 1 acknowledge bit. A byte transferred without acknowledged bit will
terminate the transfer. The write or read block both begins with the master sending a slave
address and a write condition (0xD2) or a read condition (0xD3).
Following the acknowledge of this address byte, in Write Mode: the Command Byte and Byte
Count Byte must be sent by the master but ignored by the slave, in Read Mode: the Byte
Count Byte will be read by the master then all other Data Byte. Byte Count Byte default at
power-up is = (0x09).
I2C CONTROL REGISTERS
1. BYTE 0: SDRAM(0:7) Clock Register (1=Enable, 0=Disable)
Bit
Pin#
Default
Description
Bit 7
18
1
SDRAM7 (Active/Inactive)
Bit 6
17
1
SDRAM6 (Active/Inactive)
Bit 5
14
1
SDRAM5 (Active/Inactive)
Bit 4
13
1
SDRAM4 (Active/Inactive)
Bit 3
9
1
SDRAM3 (Active/Inactive)
Bit 2
8
1
SDRAM2 (Active/Inactive)
Bit 1
5
1
SDRAM1 (Active/Inactive)
Bit 0
4
1
SDRAM0 (Active/Inactive)
47745 Fremont Blvd., Fremont, California 94538 TEL (510) 492-0990 FAX (510) 492-0991
Rev 03/08/00 Page 3
PLL103-01
Low Skew Buffers
2. BYTE 1: SDRAM(8:15) Clock Register (1=Enable, 0=Disable)
Bit
Pin#
Default
Description
Bit 7
45
1
SDRAM15 (Active/Inactive)
Bit 6
44
1
SDRAM14 (Active/Inactive)
Bit 5
41
1
SDRAM13 (Active/Inactive)
Bit 4
40
1
SDRAM12 (Active/Inactive)
Bit 3
36
1
SDRAM11 (Active/Inactive)
Bit 2
35
1
SDRAM10 (Active/Inactive)
Bit 1
32
1
SDRAM9 (Active/Inactive)
Bit 0
31
1
SDRAM8 (Active/Inactive)
3. BYTE 2: SDRAM(16:17) Clock Register (1=Enable, 0=Disable)
Bit
Pin#
Default
Description
Bit 7
28
1
SDRAM17 (Active/Inactive)
Bit 6
21
1
SDRAM16 (Active/Inactive)
Bit 5
-
1
Reserved
Bit 4
-
1
Reserved
Bit 3
-
1
Reserved
Bit 2
-
1
Reserved
Bit 1
-
1
Reserved
Bit 0
-
1
Reserved
47745 Fremont Blvd., Fremont, California 94538 TEL (510) 492-0990 FAX (510) 492-0991
Rev 03/08/00 Page 4
PLL103-01
Low Skew Buffers
ELECTRICAL SPECIFICATIONS
1. Absolute Maximum Ratings
PARAMETERS
SYMBOL
MIN.
MAX.
UNITS
V DD
V SS - 0.5
7.0
V
Input Voltage, dc
VI
V SS - 0.5
V DD + 0.5
V
Output Voltage, dc
VO
V SS - 0.5
V DD + 0.5
V
Storage Temperature
TS
-65
150
°C
Ambient Operating Temperature
TA
0
70
°C
Supply Voltage
Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the
device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other
conditions above the operational limits noted in this specification is not implied.
2. AC/DC Electrical Specifications
PARAMETERS
SYMBOL
Input High Current
I IH
V IN = V DD
I IL
V IN =0V; with no pull-up resistors
uA
I IL
V IN =0V; with 100k pull-up resistors
uA
Input Low Current
CONDITIONS
MIN.
TYP.
MAX.
UNITS
5
uA
Input High Voltage
V IH
2
V DD +0.3
V
Input Low Voltage
V IL
V SS −0.3
0.8
V
Input Frequency
F IN
V DD =3.3V; All outputs loaded
10
150
Mhz
Input Capacitance
C IN
Logic Inputs
5
PF
I DD1
C L = 0pf @ 66MHz
80
120
mA
I DD2
C L = 0pf @ 100MHz
120
180
mA
I DD3
C L = 30pf; RS= 33Ω @ 66MHz
180
260
mA
I DD4
C L = 30pf; RS= 33Ω @ 100MHz
240
360
mA
I DD5
Stopped, input at 0 or VDD
500
uA
Operating Supply
Current
47745 Fremont Blvd., Fremont, California 94538 TEL (510) 492-0990 FAX (510) 492-0991
Rev 03/08/00 Page 5
PLL103-01
Low Skew Buffers
2. Output Buffer Electrical Specifications
Unless otherwise stated, all power supplies = 3.3V±5%, and ambient temperature range T A = 0°C to 70°C
PARAMETERS
SYMBOL
CONDITIONS
MIN.
TYP.
2.4
3
MAX.
UNITS
Output High Voltage
V OH
I OH = −36 mA
Output Low Voltage
V OL
I OH = 23 mA
0.27
0.4
V
Output High Current
I OH
V OH = 2.0 V
-115
-54
mA
Output Low Current
I OL
V OL = 0.8 V
40
Output Impedance
R DSP
V O = (0.5) ∗ V DD
10
24
ohm
Output Impedance
R DSN
V O = (0.5) ∗ V DD
10
24
ohm
V
57
mA
Rise Time
Tr
V OL = 0.4 V, V OH = 2.4V
0.95
1.33
ns
Fall Time
Tf
V OH = 2.4 V, V OL = 0.4V
0.95
1.33
ns
T skew
V T = 1.5 V
110
250
ps
DT
V T = 1.5 V
45
50
55
%
T PROP
V T = 1.5 V
1
5
6
ns
T PROPEN
V T = 1.5 V
1
8
ns
T PROPDIS
V T = 1.5 V
1
8
ns
Skew
Duty Cycle
Propagation
47745 Fremont Blvd., Fremont, California 94538 TEL (510) 492-0990 FAX (510) 492-0991
Rev 03/08/00 Page 6
PLL103-01
Low Skew Buffers
PACKAGE INFORMATION
0.400 - 0.410
0.292 - 0.299
10.160 - 10.414
7.417 - 7.959
0.008 - 0.0135
0.025
0.203 - 0.343
0.835
0.015
(0.381)
0.010 - 0.016
(0.25 - 0.41)
0.620 - 0.630
(15.75 - 16.00)
0.088 - 0.096
(2.250 - 2.450)
45 0
0.097 - 0.104
(2.467 - 2.642)
30-6 0
0.050
MIN
(1.346)
0.008 - 0.016
(0.20 - 0.41)
48PIN SSOP
ORDERING INFORMATION
For part ordering, please contact our Sales Department:
47745 Fremont Blvd., Fremont, CA 94538, USA
Tel: (510) 492-0990 Fax: (510) 492-0991
PART NUMBER
The order number for this device is a combination of the following:
Device number, Package type and Operating temperature range
PLL103-01 X C
PART NUMBER
TEMPERATURATURE
C=COMMERCIAL
M=MILITARY
I=INDUSTRAL
PACKAGE TYPE
X=SSOP
PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information
furnished by PhaseLink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said
information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.
LIFE SUPPORT POLICY: PhaseLink’s products are not authorized for use as critical components in life support devices or systems without the
express written approval of the President of PhaseLink Corporation.
47745 Fremont Blvd., Fremont, California 94538 TEL (510) 492-0990 FAX (510) 492-0991
Rev 03/08/00 Page 7