www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 FEATURES D Improved Versions of the UC3823/UC3825 D D D D DESCRIPTION The UC3823A and UC3823B and the UC3825A and UC3825B family of PWM controllers are improved versions of the standard UC3823 and UC3825 family. Performance enhancements have been made to several of the circuit blocks. Error amplifier gain bandwidth product is 12 MHz, while input offset voltage is 2 mV. Current limit threshold is assured to a tolerance of 5%. Oscillator discharge current is specified at 10 mA for accurate dead time control. Frequency accuracy is improved to 6%. Startup supply current, typically 100 µA, is ideal for off-line applications. The output drivers are redesigned to actively sink current during UVLO at no expense to the startup current specification. In addition each output is capable of 2-A peak currents during transitions. PWMs Compatible with Voltage-Mode or Current-Mode Control Methods Practical Operation at Switching Frequencies to 1 MHz 50-ns Propagation Delay to Output High-Current Dual Totem Pole Outputs (2-A Peak) Trimmed Oscillator Discharge Current D D Low 100-µA Startup Current D Pulse-by-Pulse Current Limiting Comparator D Latched Overcurrent Comparator With Full Cycle Restart BLOCK DIAGRAM CLK/LEB 4 13 VC (60%) RT 5 11 OUTA * OSC CT 6 R RAMP 7 EAOUT 3 NI T SD PWM LATCH 1.25 V PWM COMPARATOR 14 OUTB 12 PGND 2 E/A 9 mA INV 1 SOFT−START COMPLETE SS 8 CURRENT LIMIT 1.0 V OVER CURRENT ILIM 9 1.2 V RESTART DELAY LATCH 5V RESTART DELAY 0.2 V VCC 15 ”B” 16V/10V ”A” 9.2V/8.4V GND 10 SD S R R 250 mA FAULT LATCH UVLO VREF 5.1 V ON/OFF 4V INTERNAL BIAS VREF GOOD 16 5.1 VREF UDG−02091 * On the UC1823A version, toggles Q and Q are always low. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. !" # $%&" !# '%()$!" *!"&+ *%$"# $ " #'&$$!"# '& ",& "&# &-!# #"%&"# #"!*!* .!!"/+ *%$" '$&##0 *&# " &$&##!)/ $)%*& "&#"0 !)) '!!&"&#+ Copyright 2004, Texas Instruments Incorporated www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. DESCRIPTION (CONTINUED) Functional improvements have also been implemented in this family. The UC3825 shutdown comparator is now a high-speed overcurrent comparator with a threshold of 1.2 V. The overcurrent comparator sets a latch that ensures full discharge of the soft-start capacitor before allowing a restart. While the fault latch is set, the outputs are in the low state. In the event of continuous faults, the soft-start capacitor is fully charged before discharge to insure that the fault frequency does not exceed the designed soft start period. The UC3825 CLOCK pin has become CLK/LEB. This pin combines the functions of clock output and leading edge blanking adjustment and has been buffered for easier interfacing. The UC3825A and UC3825B have dual alternating outputs and the same pin configuration of the UC3825. The UC3823A and UC3823B outputs operate in phase with duty cycles from zero to less than 100%. The pin configuration of the UC3823A and UC3823B is the same as the UC3823 except pin 11 is now an output pin instead of the reference pin to the current limit comparator. “A” version parts have UVLO thresholds identical to the original UC3823 and UC3825. The “B” versions have UVLO thresholds of 16 V and 10 V, intended for ease of use in off-line applications. Consult the application note, The UC3823A,B and UC3825A,B Enhanced Generation of PWM Controllers, (SLUA125) for detailed technical and applications information. ORDERING INFORMATION UVLO MAXIMUM DUTY CYCLE TA −40°C to 85°C −0°C to 70°C 9.2 V / 8.4 V 16 V / 10 V SOIC−16(1) (DW) PDIP−16 (N) PLCC−20(1) (Q) SOIC−16 (DW) PDIP−16 (N) PLCC−20(1) (Q) < 100% UC2823ADW UC2823AN UC2823AQ UC2823BDW UC2823BN − < 50% UC2825ADW UC2825AN UC2825AQ UC2825BDW UC2825BN − < 100% UC3823ADW UC3823AN UC3823AQ UC3823BDW UC3823BN − < 50% UC3825ADW UC3825AN UC3825AQ UC3825BDW UC3825BN UC3825BQ (1) The DW and Q packages are also available taped and reeled. Add TR suffix to the device type (i.e., UC2823ADWR). To order quantities of 1000 devices per reel for the Q package and 2000 devices per reel for the DW package. UVLO 9.2 V / 8.4 V MAXIMUM DUTY CYCLE TA −55°C to 125°C CDIP−16 (J) LCCC−20 (L) < 100% UC1823AJ, UC1823AJ883B, UC1823AJQMLV UC1823AL, UC1823AL883B < 50% UC1825AJ, UC1825AJ883B, UC1825AJQMLV UC1825AL, UC1825AL883B, UC1825ALQMLV PIN ASSIGNMENTS Q OR L PACKAGES (TOP VIEW) 1 16 2 15 3 14 4 5 13 12 6 11 7 10 8 9 VREF VCC OUTB VC PGND OUTA GND ILIM EAOUT CLK/LEB NC RT CT 4 3 2 1 20 19 18 5 6 17 16 7 8 15 14 9 10 11 12 13 RAMP SS NC ILIM GND INV NI EAOUT CLK/LEB RT CT RAMP SS NI INV NC VREF VCC DW, J, OR N PACKAGES (TOP VIEW) NC = no connection 2 OUTB VC NC PGND OUTA www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 TERMINAL FUNCTIONS NAME CLK/LEB TERMINAL NO. J or DW Q or L 4 5 I/O DESCRIPTION O Output of the internal oscillator Timing capacitor connection pin for oscillator frequency programming. The timing capacitor should be connected to the device ground using minimal trace length. Output of the error amplifier for compensation Analog ground return pin Input to the current limit comparator Inverting input to the error amplifier Non-inverting input to the error amplifier High current totem pole output A of the on-chip drive stage. High current totem pole output B of the on-chip drive stage. Ground return pin for the output driver stage Non-inverting input to the PWM comparator with 1.25-V internal input offset. In voltage mode operation, this serves as the input voltage feed-forward function by using the CT ramp. In peak current mode operation, this serves as the slope compensation input. Timing resistor connection pin for oscillator frequency programming Soft-start input pin which also doubles as the maximum duty cycle clamp. Power supply pin for the output stage. This pin should be bypassed with a 0.1-µF monolithic ceramic low ESL capacitor with minimal trace lengths. CT 6 8 I EAOUT GND ILIM INV NI OUTA OUTB PGND 3 10 9 1 2 11 14 12 4 13 12 2 3 14 18 15 O − I I I O O − RAMP 7 9 I RT SS 5 8 7 10 I I VC 13 17 − VCC 15 19 − Power supply pin for the device. This pin should be bypassed with a 0.1-µF monolithic ceramic low ESL capacitor with minimal trace lengths VREF 16 20 O 5.1-V reference. For stability, the reference should be bypassed with a 0.1-µF monolithic ceramic low ESL capacitor and minimal trace length to the ground plane. ABSOLUTE MAXIMUM RATINGS over operating free-air temperature range unless otherwise noted(1) UNIT VIN IO Supply voltage, VC, VCC 22 V Source or sink current, DC OUTA, OUTB 0.5 A IO Source or sink current, pulse (0.5 µs) OUTA, OUTB 2.2 A INV, NI, RAMP −0.3 V to 7 V ILIM, SS −0.3 V to 6 V Analog inputs Power ground PGND ±0.2 V ICLK IO(EA) Clock output current CLK/LEB −5 mA Error amplifier output current EAOUT 5 mA ISS IOSC Soft-start sink current SS 20 mA Oscillator charging current RT TJ Tstg Operating virtual junction temperature range Storage temperature Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds tSTG Storage temperature Lead temperature 1,6 mm (1/16 inch) from cases for 10 seconds −5 mA −55°C to 150°C −65°C to 150°C −55C°C to 150°C −65°C to 150°C 300°C (1) Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 3 www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 ELECTRICAL CHARACTERISTICS TA = −55°C to 125°C for the UC1823A/UC1825A, TA = −40°C to 85°C for the UC2823x/UC2825x, TA = 0°C to 70°C for the UC3823x/UC3825x, RT = 3.65 kΩ, CT = 1 nF, VCC = 12 V, TA = TJ (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT REFERENCE, VREF VO Ouput voltage range Line regulation TJ = 25°C, IO = 1 mA 12 V ≤ VCC ≤ 20 V Load regulation 1 mA ≤ IO ≤ 10 mA Total output variation Line, load, temperature Temperature stability(1) Output noise voltage(1) T(min) < TA < T(max) 10 Hz < f < 10 kHz Long term stability(1) TJ = 125°C, VREF = 0 V Short circuit current 5.05 5.1 5.15 2 15 5 20 5.03 1000 hours V mV 5.17 V 0.2 0.4 mV/°C 50 µVRMS 25 mV 5 30 60 90 mA TJ = 25°C RT = 6.6 kΩ, CT = 220 pF, TA = 25°C Line, temperature 375 400 425 kHz 0.9 1 1.1 MHz 350 450 kHz 0.85 1.15 MHz Voltage stability RT = 6.6 kΩ, CT = 220 pF, 12 V < VCC < 20 V Temperature stability(1) T(min) < TA < T(max) OSCILLATOR fOSC Initial accuracy(1) Total variation(1) High-level output voltage, clock 1% +/− 5% 3.7 4 Low-level output voltage, clock 0 Ramp peak 2.6 2.8 3 Ramp valley 0.7 1 1.25 Ramp valley-to-peak 1.6 1.8 2 9 10 11 mA mV IOSC Oscillator discharge current ERROR AMPLIFIER RT = OPEN, VCT = 2 V Input offset voltage 2 10 Input bias current 0.6 3 Input offset current 0.1 1 Open loop gain 1 V < VO < 4 V 60 CMRR Common mode rejection ratio 1.5 V < VCM < 5.5 V 75 95 PSRR Power supply rejection ratio 12 V < VCC < 20 V 85 110 IO(sink) Output sink current IO(src) Output source current High-level output voltage Low-level output voltage Gain bandwidth product Slew rate(1) (1) Ensured by design. Not production tested. 4 0.2 VEAOUT = 1 V VEAOUT = 4 V IEAOUT = −0.5 mA IEAOUT = −1 mA f = 200 kHz V µA A 95 dB 1 2.5 −0.5 −1.3 4.5 4.7 5 0 0.5 1 6 12 Mhz 6 9 V/µs mA V www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 ELECTRICAL CHARACTERISTICS TA = −55°C to 125°C for the UC1823A/UC1825A, TA = −40°C to 85°C for the UC2823x/UC2825x, TA = 0°C to 70°C for the UC3823x/UC3825x, RT = 3.65 kΩ, CT = 1 nF, VCC = 12 V, TA = TJ (unless otherwise noted) PWM COMPARATOR IBIAS Bias current, RAMP VRAMP = 0 V −1 Minimum duty cycle Maximum duty cycle tLEB RLEB Leading edge blanking time VZDC tDELAY Zero dc threshold voltage, EAOUT Leading edge blanking resistance Delay-to-output time −8 µA 0% 85% RLEB = 2 kΩ, CLEB = 470 pF VCLK/LEB = 3 V 300 375 450 ns 8.5 10.0 11.5 kΩ VRAMP = 0 V VEAOUT = 2.1 V, VILIM = 0 V to 2 V step 1.10 1.25 1.4 V 50 80 ns 20 µA CURRENT LIMIT / START SEQUENCE / FAULT ISS VSS Soft-start charge current IDSCH ISS Restart discharge current IBIAS ICL ILIM bias current td OUTPUT VSS= 2.5 V Full soft-start threshold voltage VSS= 2.5 V 8 14 4.3 5 100 250 350 µA 0.3 0.5 V 15 µA Restart threshold voltage VILIM = 0 V to 2 V step V Current limit threshold voltage 0.95 1 1.05 Overcurrent threshold voltage Delay-to-output time, ILIM(1) 1.14 1.2 1.26 50 80 VILIM = 0 V to 2 V step IOUT = 20 mA IOUT = 200 mA 0.25 0.4 Low-level output saturation voltage 1.2 2.2 1.9 2.9 High-level output saturation voltage IOUT = 20 mA IOUT = 200 mA 2 3 CL = 1 nF 20 45 UC2823B, UC2825B, UC3825B, UC3825B 16 17 9.6 tr, Rise/fall time(1) tf UNDERVOLTAGE LOCKOUT (UVLO) V ns V ns Start threshold voltage UC1823A, UC1825A, UC2823A, UC2825A UC3825A, UC3825A 8.4 9.2 Stop threshold voltage UC2823B, UC2825B, UC3825B, UC3825B 9 10 OVLO hysteresis UC1823A, UC1825A, UC2823A, UC2825A UC3825A, UC3825A 0.4 0.8 1.2 UC2823B, UC2825B, UC3825B, UC3825B 5 6 7 100 300 µA 28 36 mA V SUPPLY CURRENT Isu ICC Startup current Input current VC = VCC = VTH = −0.5 V (1) Ensured by design. Not production tested. 5 www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 APPLICATION INFORMATION The oscillator of the UC3823A, UC3823B, UC3825A, and UC3825B is a saw tooth. The rising edge is governed by a current controlled by the RT pin and value of capacitance at the CT pin (CCT). The falling edge of the sawtooth sets dead time for the outputs. Selection of RT should be done first, based on desired maximum duty cycle. CT can then be chosen based on the desired frequency (RT) and DMAX. The design equations are: RT + 3V (10 mA) ǒ1 * DMAXǓ CT + ǒ1.6 ǒR T D MAXǓ fǓ (1) Recommended values for RT range from 1 kΩ to 100 kΩ. Control of DMAX less than 70% is not recommended. UDG−95102 Figure 1. Oscillator OSCILLATOR FREQUENCY vs TIMING RESISTANCE MAXIMUM DUTY CYCLE vs TIMING RESISTANCE 100 10 M DMAX − Maximum Duty Cycle − % f − Frequency − Hz 95 1M 100 k 10 k 85 80 75 70 1k 10 k RT − Timing Resistance − W Figure 2 6 90 100 k 1k 10 k RT − Timing Resistance − W Figure 3 100 k www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 LEADING EDGE BLANKING The UC3823A, UC2823B, UC3825A, and UC3825B perform fixed frequency pulse width modulation control. The UC3823A, and UC3823B outputs operate together at the switching frequency and can vary from zero to some value less than 100%. The UC3825A and UC3825B outputs are alternately controlled. During every other cycle, one output is off. Each output then switches at one-half the oscillator frequency, varying in duty cycle from 0 to less than 50%. To limit maximum duty cycle, the internal clock pulse blanks both outputs low during the discharge time of the oscillator. On the falling edge of the clock, the appropriate output(s) is driven high. The end of the pulse is controlled by the PWM comparator, current limit comparator, or the overcurrent comparator. Normally the PWM comparator senses a ramp crossing a control voltage (error amplifier output) and terminates the pulse. Leading edge blanking (LEB) causes the PWM comparator to be ignored for a fixed amount of time after the start of the pulse. This allows noise inherent with switched mode power conversion to be rejected. The PWM ramp input may not require any filtering as result of leading edge blanking. To program a leading edge blanking (LEB) period, connect a capacitor, C, to CLK/LEB. The discharge time set by C and the internal 10-kΩ resistor determines the blanked interval. The 10-kΩ resistor has a 10% tolerance. For more accuracy, an external 2-kΩ 1% resistor (R) can be added, resulting in an equivalent resistance of 1.66 kΩ with a tolerance of 2.4%. The design equation is: t LEB + 0.5 ǒR ø 10 kWǓ C (2) Values of R less than 2 kΩ should not be used. Leading edge blanking is also applied to the current limit comparator. After LEB, if the ILIM pin exceeds the 1-V threshold, the pulse is terminated. The overcurrent comparator, however, is not blanked. It catches catastrophic overcurrent faults without a blanking delay. Any time the ILIM pin exceeds 1.2 V, the fault latch is set and the outputs driven low. For this reason, some noise filtering may be required on the ILIM pin. UDG−95105 Figure 4. Leading Edge Blanking Operational Waveforms 7 www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 UVLO, SOFT-START AND FAULT MANAGEMENT Soft-start is programmed by a capacitor on the SS pin. At power up, SS is discharged. When SS is low, the error amplifier output is also forced low. While the internal 9-µA source charges the SS pin, the error amplifier output follows until closed loop regulation takes over. Anytime ILIM exceeds 1.2 V, the fault latch is set and the output pins are driven low. The soft-start cap is then discharged by a 250-µA current sink. No more output pulses are allowed until soft-start is fully discharged and ILIM is below 1.2 V. At this point the fault latch resets and the chip executes a soft-start. Should the fault latch get set during soft-start, the outputs are immediately terminated, but the soft-start capacitor does not discharge until it has been fully charged first. This results in a controlled hiccup interval for continuous fault conditions. UDG−95106 Figure 5. Soft-Start and Fault Waveforms ACTIVE LOW OUTPUTS DURING UVLO The UVLO function forces the outputs to be low and considers both VCC and VREF before allowing the chip to operate. UDG−95108 Figure 6. Output Voltage vs Output Current 8 UDG−95106 Figure 7. Output V and I During UVLO www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 CONTROL METHODS Current Mode Voltage Mode UDG−95110 UDG−95109 . Figure 8. Control Methods SYNCHRONIZATION The oscillator can be synchronized by an external pulse inserted in series with the timing capacitor. Program the free running frequency of the oscillator to be 10% to 15% slower than the desired synchronous frequency. The pulse width should be greater than 10 ns and less than half the discharge time of the oscillator. The rising edge of the CLK/LEB pin can be used to generate a synchronizing pulse for other chips. Note that the CLK/LEB pin no longer accepts an incoming synchronizing signal. UDG−95111 Figure 9. General Oscillator Synchronization UDG−95113 Figure 10. Two Unit Interface UDG−95112 Figure 11. Operational Waveforms 9 www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 HIGH CURRENT OUTPUTS Each totem pole output of the UC3823A and UC3823AB, UC3825A, and UC3825B can deliver a 2-A peak current into a capacitive load. The output can slew a 1000-pF capacitor by 15 V in approximately 20 ns. Separate collector supply (VC) and power ground (PGND) pins help decouple the device’s analog circuitry from the high-power gate drive noise. The use of 3-A Schottky diodes (1N5120, USD245, or equivalent) as shown in the Figure 13 from each output to both VC and PGND are recommended. The diodes clamp the output swing to the supply rails, necessary with any type of inductive/capacitive load, typical of a MOSFET gate. Schottky diodes must be used because a low forward voltage drop is required. DO NOT USE standard silicon diodes. Although they are single-ended devices, two output drivers are available on the UC3823A and UC3823B devices. These can be paralleled by the use of a 0.5 Ω (noninductive) resistor connected in series with each output for a combined peak current of 4 A. UDG−95114 Figure 12. Power MOSFET Drive Circuit GROUND PLANES Each output driver of these devices is capable of 2-A peak currents. Careful layout is essential for correct operation of the chip. A ground plane must be employed. A unique section of the ground plane must be designated for high di/dt currents associated with the output stages. This point is the power ground to which the PGND pin is connected. Power ground can be separated from the rest of the ground plane and connected at a single point, although this is not necessary if the high di/dt paths are well understood and accounted for. VCC should be bypassed directly to power ground with a good high frequency capacitor. The sources of the power MOSFET should connect to power ground as should the return connection for input power to the system and the bulk input capacitor. The output should be clamped with a high current Schottky diode to both VCC and PGND. Nothing else should be connected to power ground. VREF should be bypassed directly to the signal portion of the ground plane with a good high frequency capacitor. Low ESR/ESL ceramic 1-mF capacitors are recommended for both VCC and VREF. All analog circuitry should likewise be bypassed to the signal ground plane. 10 www.ti.com SLUS334C − AUGUST 1995 − REVISED AUGUST 2004 UDG−95115 Figure 13. Ground Planes Diagram OPEN LOOP TEST CIRCUIT This test fixture is useful for exercising many functions of this device family and measuring their specifications. As with any wideband circuit, careful grounding and bypass procedures should be followed. The use of a ground plane is highly recommended. UDG−95116 Figure 14. Open Loop Test Circuit Schematic 11 PACKAGE OPTION ADDENDUM www.ti.com 17-Nov-2005 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Drawing Pins Package Eco Plan (2) Qty Lead/Ball Finish MSL Peak Temp (3) 5962-87681022A ACTIVE LCCC FK 20 1 TBD 5962-8768102EA ACTIVE CDIP J 16 1 TBD POST-PLATE Level-NC-NC-NC A42 SNPB Level-NC-NC-NC 5962-8768102V2A ACTIVE LCCC FK 20 1 TBD Call TI Level-NC-NC-NC 5962-8768102VEA ACTIVE CDIP J 16 1 TBD Call TI Level-NC-NC-NC 5962-8768102XA OBSOLETE TO-92 LP 28 TBD Call TI Call TI 5962-8768103XA OBSOLETE TO-92 LP 28 Call TI Call TI 5962-89905022A ACTIVE LCCC FK 20 1 TBD 5962-8990502EA ACTIVE CDIP J 16 1 TBD 5962-8990502VEA ACTIVE CDIP J 16 1 UC1823AJ ACTIVE CDIP J 16 1 UC1823AJ883B ACTIVE CDIP J 16 1 UC1823AJQMLV ACTIVE CDIP J 16 UC1823AL ACTIVE LCCC FK 20 1 TBD POST-PLATE Level-NC-NC-NC UC1823AL883B ACTIVE LCCC FK 20 1 TBD POST-PLATE Level-NC-NC-NC TBD POST-PLATE Level-NC-NC-NC A42 SNPB Level-NC-NC-NC TBD Call TI Level-NC-NC-NC TBD A42 SNPB Level-NC-NC-NC TBD A42 SNPB Level-NC-NC-NC TBD Call TI Call TI UC1823BJ OBSOLETE CDIP J 16 TBD Call TI Call TI UC1823BJ883B OBSOLETE CDIP J 16 TBD Call TI Call TI UC1823BL OBSOLETE LCCC FK 20 TBD Call TI Call TI UC1823BL883B OBSOLETE LCCC FK 20 TBD Call TI Call TI UC1825AJ ACTIVE CDIP J 16 1 TBD A42 SNPB Level-NC-NC-NC UC1825AJ883B ACTIVE CDIP J 16 1 TBD A42 SNPB Level-NC-NC-NC UC1825AJQMLV ACTIVE CDIP J 16 TBD Call TI Call TI UC1825AL ACTIVE LCCC FK 20 1 TBD POST-PLATE Level-NC-NC-NC UC1825AL883B ACTIVE LCCC FK 20 1 TBD POST-PLATE Level-NC-NC-NC UC1825ALP883B OBSOLETE TO-92 LP 28 TBD Call TI Call TI UC1825ALQMLV ACTIVE LCCC FK 20 TBD Call TI Call TI UC1825BJ OBSOLETE CDIP J 16 TBD Call TI Call TI UC1825BJ883B OBSOLETE CDIP J 16 TBD Call TI Call TI UC1825BL/81047 OBSOLETE TO/SOT L 20 TBD Call TI Call TI UC1825BL883B OBSOLETE LCCC FK 20 TBD Call TI Call TI UC1825BLP883B OBSOLETE TO-92 LP 28 TBD Call TI Call TI UC2823ADW ACTIVE SOIC DW 16 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC2823ADWTR ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC2823ADWTRG4 ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC2823AJ ACTIVE CDIP J 16 1 TBD A42 SNPB Level-NC-NC-NC UC2823AN ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU Level-NC-NC-NC UC2823ANG4 ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU Level-NC-NC-NC UC2823AQ ACTIVE PLCC FN 20 46 Green (RoHS & no Sb/Br) CU SN Level-2-260C-1 YEAR UC2823BDW ACTIVE SOIC DW 16 40 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR 40 Addendum-Page 1 PACKAGE OPTION ADDENDUM www.ti.com 17-Nov-2005 Orderable Device Status (1) Package Type Package Drawing Pins Package Eco Plan (2) Qty UC2823BDWG4 ACTIVE SOIC DW 16 Lead/Ball Finish MSL Peak Temp (3) no Sb/Br) 40 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC2823BJ OBSOLETE CDIP J 16 TBD Call TI UC2823BN ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU Call TI Level-NC-NC-NC UC2823BNG4 ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU Level-NC-NC-NC UC2825ADW ACTIVE SOIC DW 16 40 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC2825ADWG4 ACTIVE SOIC DW 16 40 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC2825ADWTR ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC2825ADWTRG4 ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC2825AN ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU Level-NC-NC-NC UC2825ANG4 ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU Level-NC-NC-NC UC2825AQ ACTIVE PLCC FN 20 46 Green (RoHS & no Sb/Br) CU SN Level-2-260C-1 YEAR UC2825BDW ACTIVE SOIC DW 16 40 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC2825BDWTR ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC2825BJ OBSOLETE CDIP J 16 UC2825BN ACTIVE PDIP N 16 UC2825BNG4 ACTIVE PDIP N UC3823ADW ACTIVE SOIC UC3823ADWG4 ACTIVE UC3823ADWTR TBD Call TI 25 Green (RoHS & no Sb/Br) CU NIPDAU Level-NC-NC-NC 16 25 Green (RoHS & no Sb/Br) CU NIPDAU Level-NC-NC-NC DW 16 40 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR SOIC DW 16 40 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC3823ADWTRG4 ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC3823AN ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU Level-NC-NC-NC UC3823ANG4 ACTIVE PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU Level-NC-NC-NC UC3823BDW ACTIVE SOIC DW 16 40 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC3823BDWTR ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC3823BDWTRG4 ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC3823BN ACTIVE PDIP N 16 CU NIPDAU Level-NC-NC-NC 25 Addendum-Page 2 Green (RoHS & no Sb/Br) Call TI PACKAGE OPTION ADDENDUM www.ti.com 17-Nov-2005 Orderable Device Status (1) Package Type Package Drawing Pins Package Eco Plan (2) Qty UC3825ADW ACTIVE SOIC DW 16 UC3825ADWTR ACTIVE SOIC DW UC3825ADWTRG4 ACTIVE SOIC UC3825AN ACTIVE UC3825AQ 40 Lead/Ball Finish MSL Peak Temp (3) Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR PDIP N 16 25 Green (RoHS & no Sb/Br) CU NIPDAU Level-NC-NC-NC ACTIVE PLCC FN 20 46 Green (RoHS & no Sb/Br) CU SN Level-2-260C-1 YEAR UC3825AQTR ACTIVE PLCC FN 20 1000 Green (RoHS & no Sb/Br) CU SN Level-2-260C-1 YEAR UC3825BDW ACTIVE SOIC DW 16 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC3825BDWTR ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC3825BDWTRG4 ACTIVE SOIC DW 16 2000 Green (RoHS & no Sb/Br) CU NIPDAU Level-2-260C-1 YEAR UC3825BN ACTIVE PDIP N 16 CU NIPDAU Level-NC-NC-NC 40 25 Green (RoHS & no Sb/Br) (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 3 IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: Products Applications Amplifiers amplifier.ti.com Audio www.ti.com/audio Data Converters dataconverter.ti.com Automotive www.ti.com/automotive DSP dsp.ti.com Broadband www.ti.com/broadband Interface interface.ti.com Digital Control www.ti.com/digitalcontrol Logic logic.ti.com Military www.ti.com/military Power Mgmt power.ti.com Optical Networking www.ti.com/opticalnetwork Microcontrollers microcontroller.ti.com Security www.ti.com/security Telephony www.ti.com/telephony Video & Imaging www.ti.com/video Wireless www.ti.com/wireless Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright 2005, Texas Instruments Incorporated