54AC11002, 74AC11002 QUADRUPLE 2-INPUT POSITIVE-NOR GATES SCAS024A – JUNE 1987 – REVISED APRIL 1993 • • • • • 54AC11002 . . . J PACKAGE 74AC11002 . . . D OR N PACKAGE (TOP VIEW) Flow-Through Architecture Optimizes PCB Layout Center-Pin VCC and GND Configuration Minimizes High-Speed Switching Noise EPIC (Enhanced-Performance Implanted CMOS) 1-µm Process 500-mA Typical Latch-Up Immunity at 125°C Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs 1A 1Y 2Y GND GND 3Y 4Y 4B description A B OUTPUT Y H X L 2B 3A 3B 4A 4B 13 5 12 6 11 7 10 8 9 3 2 1 20 19 18 5 17 6 16 7 15 8 14 9 10 11 12 13 X H L L L H 3B 4A NC 4B 4Y NC – No internal connection logic symbol† 2A 14 4 2Y GND NC GND 3Y INPUTS 1B 3 1B 2A 2B VCC VCC 3A 3B 4A 4 FUNCTION TABLE (each gate) 16 15 2B VCC NC VCC 3A 2A 1B NC 1A 1Y The 54AC11002 is characterized for operation over the full military temperature range of – 55°C to 125°C. The 74AC11002 is characterized for operation from – 40°C to 85°C. 1 16 2 54AC11002 . . . FK PACKAGE (TOP VIEW) These devices contain four independent 2-input NOR gates. They perform the Boolean functions Y = A S B or Y = A + B in positive logic. 1A 1 logic diagram (positive logic) ≥1 2 1A 1Y 1B 15 14 3 2Y 2B 11 10 6 3Y 9 8 2A 7 3A 3B 4Y 4A 4B 1 2 16 15 14 11 3 6 10 9 8 7 1Y 2Y 3Y 4Y † This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages. EPIC is a trademark of Texas Instruments Incorporated. Copyright 1993, Texas Instruments Incorporated PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 2–1 54AC11002, 74AC11002 QUADRUPLE 2-INPUT POSITIVE-NOR GATES SCAS024A – JUNE 1987 – REVISED APRIL 1993 absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† Supply voltage range, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.5 V to 7 V Input voltage range, VI (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.5 V to VCC + 0.5 V Output voltage range, VO (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.5 V to VCC + 0.5 V Input clamp current, IIK (VI < 0 or VI > VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 20 mA Output clamp current, IOK (VO < 0 or VO > VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 50 mA Continuous output current, IO (VO = 0 to VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 50 mA Continuous current through VCC or GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ± 100 mA Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C † Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. recommended operating conditions 54AC11002 VCC VIH Supply voltage High-level input voltage VCC = 3 V VCC = 4.5 V VCC = 5.5 V VCC = 3 V VIL VI VO IOH Low-level input voltage IOL Low-level output current ∆t /∆v Input transition rise or fall rate TA Operating free-air temperature 2–2 NOM MAX 3 5 5.5 MIN NOM MAX 3 5 5.5 2.1 2.1 3.15 3.15 3.85 3.85 0 Output voltage High-level output current MIN VCC = 4.5 V VCC = 5.5 V Input voltage 74AC11002 0 VCC = 3 V VCC = 4.5 V 0.9 1.35 1.35 1.65 1.65 0 0 VCC VCC –4 –4 – 24 – 24 VCC = 5.5 V VCC = 3 V – 24 – 24 12 12 VCC = 4.5 V VCC = 5.5 V 24 24 POST OFFICE BOX 655303 24 V V 0.9 VCC VCC UNIT V V V mA mA 24 0 10 0 10 ns/ V – 55 125 – 40 85 °C • DALLAS, TEXAS 75265 54AC11002, 74AC11002 QUADRUPLE 2-INPUT POSITIVE-NOR GATES SCAS024A – JUNE 1987 – REVISED APRIL 1993 electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) PARAMETER TEST CONDITIONS VCC IOH = – 50 µA IOH = – 24 mA A IOH = – 50 mA† IOH = – 75 mA† MIN 74AC11002 MAX 2.9 4.5 V 4.4 4.4 4.4 5.5 V 5.4 5.4 5.4 3V 2.58 2.4 2.48 4.5 V 3.94 3.7 3.8 5.5 V 4.94 4.7 4.8 MAX V 3.85 3V 0.1 0.1 0.1 4.5 V 0.1 0.1 0.1 5.5 V 0.1 0.1 0.1 3V 0.36 0.5 0.44 4.5 V 0.36 0.5 0.44 5.5 V 0.36 0.5 0.44 IOL = 50 mA† IOL = 75 mA† 5.5 V VI = VCC or GND VI = VCC or GND, 5.5 V UNIT 3.85 5.5 V IOL = 24 mA MIN 2.9 IOL = 12 mA II ICC 54AC11002 2.9 5.5 V IOL = 50 µA VOL TA = 25°C TYP MAX 3V IOH = – 4 mA VOH MIN V 1.65 5.5 V 1.65 ± 0.1 IO = 0 5.5 V 4 VI = VCC or GND 5V 3.5 † Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. ±1 ±1 µA 80 40 µA Ci pF switching characteristics over recommended operating free-air temperature range, VCC = 3.3 V ± 0.3 V (unless otherwise noted) (see Figure 1) PARAMETER FROM (INPUT) TO (OUTPUT) tPLH tPHL A or B Y TA = 25°C MIN TYP MAX 54AC11002 74AC11002 MIN MAX MIN MAX 1.5 7 8.6 1.5 10.7 1.5 9.9 1.5 6 7.5 1.5 9 1.5 8.4 UNIT ns switching characteristics over recommended operating free-air temperature range, VCC = 5 V ± 0.5 V (unless otherwise noted) (see Figure 1) PARAMETER FROM (INPUT) TO (OUTPUT) tPLH tPHL A or B Y TA = 25°C MIN TYP MAX 54AC11002 74AC11002 MIN MAX MIN MAX 1.5 4.5 6.1 1.5 7.4 1.5 6.9 1.5 4 5.7 1.5 6.8 1.5 6.4 UNIT ns operating characteristics, VCC = 5 V, TA = 25°C PARAMETER Cpd TEST CONDITIONS Power dissipation capacitance per gate POST OFFICE BOX 655303 CL = 50 pF, • DALLAS, TEXAS 75265 f = 1 MHz TYP UNIT 32 pF 2–3 54AC11002, 74AC11002 QUADRUPLE 2-INPUT POSITIVE-NOR GATES SCAS024A – JUNE 1987 – REVISED APRIL 1993 PARAMETER MEASUREMENT INFORMATION VCC Input (see Note B) From Output Under Test CL = 50 pF (see Note A) 50% 50% 0V tPHL 500 Ω tPLH 50% VCC Output VOH 50% VCC VOL VOLTAGE WAVEFORMS LOAD CIRCUIT NOTES: A. CL includes probe and jig capacitance. B. Input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, ZO = 50 Ω, tr = 3 ns, tf = 3 ns. C. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms 2–4 POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER’S RISK. In order to minimize risks associated with the customer’s applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI’s publication of information regarding any third party’s products or services does not constitute TI’s approval, warranty or endorsement thereof. Copyright 1998, Texas Instruments Incorporated