a High Speed, 3.3 V/5 V Quad 2:1 Mux/Demux (4-Bit, 1 of 2) Bus Switch ADG3257 FEATURES 100 ps Propagation Delay through the Switch 2 ⍀ Switches Connect Inputs to Outputs Data Rates up to 933 Mbps Single 3.3 V/5 V Supply Operation Level Translation Operation Ultralow Quiescent Supply Current (1 nA Typical) 3.5 ns Switching Standard ‘3257 Type Pinout APPLICATIONS Bus Switching Bus Isolation Level Translation Memory Switching/Interleaving FUNCTIONAL BLOCK DIAGRAM 1B1 1A 1B2 2B1 2A 2B2 3B1 3A 3B2 4B1 4A 4B2 LOGIC BE GENERAL DESCRIPTION PRODUCT HIGHLIGHTS The ADG3257 is a CMOS bus switch comprised of four 2:1 multiplexers/demultiplexers with high impedance outputs. The device is manufactured on a CMOS process. This provides low power dissipation yet high switching speed and very low ON resistance, allowing the inputs to be connected to the outputs without adding propagation delay or generating additional ground bounce noise. 1. 0.1 ns propagation delay through switch S 2. 2 Ω switches connect inputs to outputs 3. Bidirectional operation 4. Ultralow power dissipation 5. 16-lead QSOP package The ADG3257 operates from a single 3.3 V/5 V supply. The control logic for each switch is shown in Table I. These switches are bidirectional when ON. In the OFF condition, signal levels are blocked up to the supplies. This bus switch is suited to both switching and level translation applications. It may be used in applications requiring level translation from 3.3 V to 2.5 V when powered from 3.3 V. Additionally, with a diode connected in series with 5 V VDD, the ADG3257 may also be used in applications requiring 5 V to 3.3 V level translation. Table I. Truth Table BE S Function H L L X L H DISABLE A = B1 A = B2 REV. C Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved. ADG3257–SPECIFICATIONS1 (V CC = 5.0 V ⴞ 10%, GND = 0 V. All specifications TMIN to TMAX, unless otherwise noted.) Conditions2 Min B Version Typ3 Max Parameter Symbol DC ELECTRICAL CHARACTERISTICS Input High Voltage Input Low Voltage Input Leakage Current OFF State Leakage Current ON State Leakage Current Max Pass Voltage4 VINH VINL II IOZ IOZ VP 0 ⱕ VIN ⱕ 5.5 V 0 ⱕ A, B ⱕ VCC 0 ⱕ A, B ⱕ VCC VIN = VCC = 5 V, IO = –5 µA CA OFF CB OFF CA, CB ON CIN f = 1 MHz f = 1 MHz f = 1 MHz f = 1 MHz 7 5 11 4 tPHL, tPLH5 VA = 0 V, CL = 50 pF VA = 0 V, CL = 50 pF CL = 50 pF, RL = 500 Ω CL = 50 pF, RL = 500 Ω 0.10 ns 0.0075 0.035 ns 5 7.5 ns 3.5 7 ns 2.4 –0.3 3.9 ± 0.01 ± 0.01 ± 0.01 4.2 +0.8 ±1 ±1 ±1 4.4 Unit V V µA µA µA V 4 CAPACITANCE A Port OFF Capacitance B Port OFF Capacitance A, B Port ON Capacitance Control Input Capacitance SWITCHING CHARACTERISTICS4 Propagation Delay A to B or B to A tPD Propagation Delay Matching6 Bus Enable Time BE to A or B Bus Disable Time BE to A or B Bus Select Time S to A or B Enable Disable Max Data Rate DIGITAL SWITCH ON Resistance ON Resistance Matching POWER REQUIREMENTS VCC Quiescent Power Supply Current Increase in ICC per Input7 tPZH, tPZL tPHZ, tPLZ tSEL_EN tSEL_DIS CL = 50 pF, RL = 500 Ω CL = 50 pF, RL = 500 Ω VA = 2 V p-p RON VA = 0 V IO = 48 mA, 15 mA, 8 mA, TA = 25°C IO = 48 mA, 15 mA, 8 mA VA = 2.4 V IO = 48 mA, 15 mA, 8 mA, TA = 25°C IO = 48 mA, 15 mA, 8 mA VA = 0 V 48 mA, 15 mA, 8 mA, TA = 25°C VA = 0 V, 48 mA, 15 mA, 8 mA ∆RON 1 1 8 5 933 12 8 ns ns Mbps 2 3 4 Ω Ω 3 5 6 Ω Ω 0.15 0.35 0.7 Ω Ω 5.5 1 V µA 200 µA 3.0 ICC ∆ ICC Digital Inputs = 0 V or VCC VCC = 5.5 V, One Input at 3.0 V; Others at VCC or GND pF pF pF pF 0.001 NOTES 1 Temperature range is as follows: B Version: –40°C to +85°C. 2 See Test Circuits and Waveforms. 3 All typical values are at T A = 25°C, unless otherwise noted. 4 Guaranteed by design, not subject to production test. 5 The digital switch contributes no propagation delay other than the RC delay of the typical R ON of the switch and the load capacitance when driven by an ideal voltage source. Since the time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the digital switch when used in a system is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side. 6 Propagation delay matching between channels is calculated from ON resistance matching of worst-case channel combinations and load capacitance. 7 This current applies to the control pins only and represents the current required to switch internal capacitance at the specified frequency. The A and B ports contribute no significant ac or dc currents as they transition. This parameter is guaranteed by design, not subject to production test. Specifications subject to change without notice. –2– REV. C ADG3257 SPECIFICATIONS1 (V CC = 3.3 V ⴞ 10%, GND = 0 V. All specifications TMIN to TMAX, unless otherwise noted.) Conditions2 Parameter Symbol DC ELECTRICAL CHARACTERISTICS Input High Voltage Input Low Voltage Input Leakage Current OFF State Leakage Current ON State Leakage Current Max Pass Voltage4 VINH VINL II IOZ IOZ VP 0 ⱕ VIN ⱕ 3.6 V 0 ⱕ A, B ⱕ VCC 0 ⱕ A, B ⱕ VCC VIN = VCC = 3.3 V, IO = –5 µA CA OFF CB OFF CA, CB ON CIN tPHL, tPLH5 Min 2.0 –0.3 B Version Typ3 Max Unit +0.8 ± 0.01 ± 1 ± 0.01 ± 1 ± 0.01 ± 1 2.6 2.8 V V µA µA µA V f = 1 MHz f = 1 MHz f = 1 MHz f = 1 MHz 7 5 11 4 pF pF pF pF VA = 0 V, CL = 50 pF VA = 0 V, CL = 50 pF CL = 50 pF, RL = 500 Ω CL = 50 pF, RL = 500 Ω 0.01 5.5 4.5 2.3 4 CAPACITANCE A Port OFF Capacitance B Port OFF Capacitance A, B Port ON Capacitance Control Input Capacitance SWITCHING CHARACTERISTICS4 Propagation Delay A to B or B to A tPD Propagation Delay Matching6 Bus Enable Time BE to A or B Bus Disable Time BE to A or B Bus Select Time S to A or B Enable Disable Max Data Rate DIGITAL SWITCH ON Resistance ON Resistance Matching POWER REQUIREMENTS VCC Quiescent Power Supply Current Increase in ICC per Input7 tPZH, tPZL tPHZ, tPLZ 1 1 0.10 0.04 9 8.5 ns ns ns ns tSEL_EN tSEL_DIS CL = 50 pF, RL = 500 Ω CL = 50 pF, RL = 500 Ω VA = 2 Vp-p 8 6 933 12 9 ns ns Mbps RON VA = 0 V IO = 15 mA, 8 mA, TA = 25°C 2 VA = 1.7 V, IO = 15 mA, TA = 25°C 8 4 4.5 16.5 18 Ω Ω Ω Ω VA = 1.7 V, IO = 8 mA, TA = 25°C 7 14 17 ∆RON VA = 0 V, 15 mA, 8 mA, TA = 25°C VA = 0 V, 15 mA, 8 mA 0.2 0.4 0.8 ICC ∆ ICC Digital Inputs = 0 V or VCC VCC = 3.3 V, One Input at 3.0 V; Others at VCC or GND 3.0 Ω Ω Ω Ω 5.5 0.001 1 V µA 200 µA NOTES 1 Temperature range is as follows: B Version: –40°C to +85°C. 2 See Test Circuits and Waveforms. 3 All typical values are at T A = 25°C, unless otherwise noted. 4 Guaranteed by design, not subject to production test. 5 The digital switch contributes no propagation delay other than the RC delay of the typical R ON of the switch and the load capacitance when driven by an ideal voltage source. Since the time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the digital switch when used in a system is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side. 6 Propagation delay matching between channels is calculated from ON resistance matching of worst-case channel combinations and load capacitance. 7 This current applies to the control pins only and represents the current required to switch internal capacitance at the specified frequency. The A and B ports contribute no significant ac or dc currents as they transition. This parameter is guaranteed by design, not subject to production test. Specifications subject to change without notice. REV. C –3– ADG3257 ABSOLUTE MAXIMUM RATINGS* PIN CONFIGURATION (TA = 25°C, unless otherwise noted.) VCC to GND . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +6 V Digital Inputs to GND . . . . . . . . . . . . . . . . . . . –0.3 V to +6 V DC Input Voltage . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +6 V DC Output Current . . . . . . . . . . . . . . . . . . . . . . . . . . 100 mA Operating Temperature Range Industrial (B Version) . . . . . . . . . . . . . . . . –40°C to +85°C Storage Temperature Range . . . . . . . . . . . . –65°C to +150°C Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . 150°C QSOP Package θJA Thermal Impedance . . . . . . . . . . . . . . . . . . 149.97°C/W Lead Temperature, Soldering (10 sec) . . . . . . . . . . . . 300°C IR Reflow, Peak Temperature (<20 sec) . . . . . . . . . . . 235°C 16 VCC S 1 15 BE 1B1 2 14 4B1 1B2 3 ADG3257 13 4B2 TOP VIEW 2B1 5 (Not to Scale) 12 4A 2B2 6 11 3B1 1A 4 10 3B2 2A 7 9 3A GND 8 PIN FUNCTION DESCRIPTIONS *Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time. Mnemonic Description BE S Ax Bx Output Enable (Active Low) Port Select Port A, Inputs or Outputs Port B, Inputs or Outputs ORDERING GUIDE Model Temperature Range Package Descriptions Package Option ADG3257BRQ –40°C to +85°C RQ = 0.15" Quarter Size Outline Package (QSOP) RQ-16 CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG3257 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. –4– WARNING! ESD SENSITIVE DEVICE REV. C Typical Performance Characteristics–ADG3257 20 20 20 VCC = 5V TA = 25 C TA = 25 C 16 16 15 VCC = 5.0V 8 12 RON – ⍀ 12 RON – ⍀ RON – ⍀ VCC = 3.0V 8 VCC = 2.7V +85 C VCC = 4.5V 5 VCC = 3.3V VCC = 5.5V 0 2 3 VA/VB – V 1 4 0 5 0 1.0 0.5 1.5 2.0 VA/VB – V 2.5 –40 C 20 0 3.0 TPC 2. ON Resistance vs. Input Voltage TPC 1. ON Resistance vs. Input Voltage 0 1m 5 4 OUTPUT VOLTAGE – V CURRENT – A +25 C 4 VCC = 5.5V TA = 25ⴗC 15 10 2 3 VA/VB – V 5 TA = 25ⴗC +85 C 1 TPC 3. ON Resistance vs. Input Voltage for Different Temperatures 10m VCC = 3V RON – ⍀ +25 C 4 4 0 10 VCC = 5V 100 10 1 5 VCC = 3V VCC = 5.0V 3 VCC = 4.5V 2 1 100n –40 C 0 0 0.5 1.0 1.5 2.0 VA/VB – V 2.5 3.0 TPC 4. ON Resistance vs. Input Voltage for Different Temperatures 10n 0.1 1 10 100 1000 FREQUENCY – kHz 10000 TPC 5. ICC vs. Enable Frequency 0 1 0 2 3 4 INPUT VOLTAGE – V 5 TPC 6. Max Pass Voltage 3.6 VCC = 3.6V TA = 25ⴗC OUTPUT VOLTAGE – V 3 VCC = 3.3V 2 VCC = 3.0V 1 40mV/DIV 267ps/DIV 0 0.5 0 1.0 1.5 2.5 2.0 INPUT VOLTAGE – V 3.0 TPC 7. Max Pass Voltage REV. C VCC = 5V VIN = 2V p-p 622MBPS 20dB ATTENUATION TA = 25ⴗC 40mV/DIV 180ps/DIV VCC = 5V VIN = 2V p-p 933MBPS 20dB ATTENUATION TA = 25ⴗC 3.5 TPC 8. 622 Mbps Eye Diagram –5– TPC 9. 933 Mbps Eye Diagram ADG3257 2 ⴛ VCC VCC APPLICATIONS Mixed Voltage Operation, Level Translation S1 OPEN PULSE1 GENERATOR VIN Bus switches can be used to provide a solution for mixed voltage systems where interfacing bidirectionally between 5 V and 3 V devices is required. To interface between 5 V and 3.3 V buses, an external diode is placed in series with the 5 V power supply as shown in Figure 4. GND RL VOUT D.U.T. RT3 CL2 RL VCC = 5V NOTES 1PULSE GENERATOR FOR ALL PULSES: t < 2.5ns, t < 2.5ns. F R 2C = INCLUDES BOARD, STRAY, AND LOAD CAPACITANCES. L 3R IS THE TERMINATION RESISTOR; SHOULD BE EQUAL TO Z T OUT OF THE PULSE GENERATOR. BE Figure 1. Load Circuit 3.3V CPU/DSP/ MICROPROCESSOR/ MEMORY VIH SWITCH INPUT VT tPLH 3.3V TO 5V 0V tPHL VOH OUTPUT 5V MEMORY 5V I/O 3.3V TO 3.3V VT VOL Figure 4. Level Translation Between 5 V and 3.3 V Devices Figure 2. Propagation Delay ENABLE DISABLE The diode drops the internal gate voltage down to 4.3 V. The bus switch limits the voltage present on the output to VCC – external diode drop = VTH. VIH VT CONTROL INPUTS 0V Therefore, assuming a diode drop of 0.7 V and a VTH of 1 V, the output voltage would be limited to 3.3 V with a logic high. tPLZ OUTPUT S1 @ 2 V CC LOW VCC VCC VT VOL + ⌬V VOL tPHZ tPZH VT VOH VOH – ⌬V 0V 0V OUTPUT S1 @ 2 V CC VOUT 5V SUPPLY 3.3V SWITCH OUTPUT tPZL Figure 3. Select, Enable, and Disable Times 0V Table II. Switch S1 Condition Test S1 tPLH, tPHL tPLZ, tPZL tPHZ, tPZH tSEL OPEN 2 × VCC GND OPEN SWITCH INPUT 5V VIN Figure 5. Input Voltage to Output Voltage Similarly, the device could be used to translate bidirectionally between 3.3 V to 2.5 V systems. In this case, there is no need for an external diode. The internal VTH drop is 1 V, so with a VCC = 3.3 V the bus switch will limit the output voltage to VCC – 1 V = 2.3 V. Table III. Test Conditions Symbol VCC = 5 V ⴞ10% VCC = 3.3 V ⴞ10% Unit RL V∆ CL 500 300 50 500 300 50 Ω mV pF –6– REV. C ADG3257 3.3V VOUT SDRAM #1 3.3V 2.5V ADG3257 2.5V 2.5V SDRAM #2 SWITCH OUTPUT 3.3V SUPPLY 2.5V SDRAM #8 0V SDRAM #7 SWITCH INPUT 3.3V VIN LOGIC Figure 6. 3.3 V to 2.5 V Level Translation Using the ADG3257 Bus Switch Memory Switching BE This quad bus switch may be used to allow switching between different memory banks, thus allowing additional memory and decreasing capacitive loading. Figure 7 illustrates the ADG3257 in such an application. REV. C S Figure 7. Allows Additional Memory Modules without Added Drive or Delay –7– ADG3257 OUTLINE DIMENSIONS 16-Lead Shrink Small Outline Package [QSOP] (RQ-16) C02914–0–4/03(C) Dimensions shown in inches 0.193 BSC 9 16 0.154 BSC 1 0.236 BSC 8 PIN 1 0.069 0.053 0.065 0.049 0.010 0.025 0.004 BSC COPLANARITY 0.004 0.012 0.008 SEATING PLANE 0.010 0.006 8ⴗ 0ⴗ 0.050 0.016 COMPLIANT TO JEDEC STANDARDS MO-137AB Revision History Location Page 4/03—Data Sheet changed from REV. B to REV. C. Updated Publication Code . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 4/03—Data Sheet changed from REV. A to REV. B. Updated OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 06/02—Data Sheet changed from REV. 0 to REV. A. Edits to FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 –8– REV. C