IRF JANTX2N6849U

PD - 91716B
IRFE9130
REPETITIVE AVALANCHE AND dv/dt RATED
JANTX2N6849U
®
HEXFET TRANSISTOR
JANTXV2N6849U
[REF:MIL-PRF-19500/564]
100V, P-CHANNEL
Product Summary
Part Number
IRFE9130
BVDSS
-100V
RDS(on)
0.30Ω
ID
-6.5A
The leadless chip carrier (LCC) package represents the
logical next step in the continual evolution of surface
mount technology. Desinged to be a close replacement
for the TO-39 package, the LCC will give designers the
extra flexibility they need to increase circuit board density. International Rectifier has engineered the LCC package to meet the specific needs of the power market by
increasing the size of the bottom source pad, thereby
enhancing the thermal and electrical performance. The
lid of the package is grounded to the source to reduce
RF interference.
LCC-18
Features:
!
!
!
!
!
!
!
!
Surface Mount
Small Footprint
Alternative to TO-39 Package
Hermetically Sealed
Dynamic dv/dt Rating
Avalanche Energy Rating
Simple Drive Requirements
Light Weight
Absolute Maximum Ratings
Parameter
ID @ VGS = -10V, TC = 25°C
ID @ VGS = -10V, TC = 100°C
I DM
PD @ TC = 25°C
VGS
EAS
IAR
EAR
dv/dt
TJ
T STG
Units
Continuous Drain Current
Continuous Drain Current
Pulsed Drain Current ➀
Max. Power Dissipation
Linear Derating Factor
Gate-to-Source Voltage
Single Pulse Avalanche Energy ➁
Avalanche Current ➀
Repetitive Avalanche Energy ➀
Peak Diode Recovery dv/dt ➂
Operating Junction
Storage Temperature Range
-6.5
-4.1
25
25
0.20
±20
165
-30
-55 to 150
Pckg. Mounting Surface Temp.
Weight
300 (for 5 S)
0.42(typical)
A
W
W/°C
V
mJ
A
mJ
V/ns
o
C
g
For footnotes refer to the last page
www.irf.com
1
01/17/01
IRFE9130
Electrical Characteristics
Parameter
Min
Drain-to-Source Breakdown Voltage
-100
Typ Max Units
—
—
V
—
-0.10
—
V/°C
—
—
-2.0
1.9
—
—
—
—
—
—
—
—
0.30
0.345
-4.0
—
-25
-250
-100
100
35
6.8
23
60
140
140
140
—
VGS(th)
gfs
IDSS
Temperature Coefficient of Breakdown
Voltage
Static Drain-to-Source On-State
Resistance
Gate Threshold Voltage
Forward Transconductance
Zero Gate Voltage Drain Current
I GSS
I GSS
Qg
Qgs
Qgd
td(on)
tr
td(off)
tf
LS + LD
Gate-to-Source Leakage Forward
Gate-to-Source Leakage Reverse
Total Gate Charge
Gate-to-Source Charge
Gate-to-Drain (‘Miller’) Charge
Turn-On Delay Time
Rise Time
Turn-Off Delay Time
Fall Time
Total Inductance
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Ciss
Coss
Crss
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
—
—
—
790
340
71
RDS(on)
nC
ns
VDD =-50V, ID = -6.5A,
RG =7.5Ω
V
S( )
µA
nA
nH
—
—
Test Conditions
VGS = 0V, ID = -1.0mA
Reference to 25°C, ID = -1.0mA
VGS = -10V, ID = -4.1A➃
VGS = -10V, ID = -6.5A ➃
VDS = VGS, ID = -250µA
VDS > -15V, IDS = -4.1A➃
VDS= -80V, VGS= 0V
VDS = -80V
VGS = 0V, TJ = 125°C
VGS =-20V
VGS =20V
VGS =-10V, ID= -6.5A
VDS =-50V
Ω
Ω
BVDSS
∆BV DSS/∆TJ
@ Tj = 25°C (Unless Otherwise Specified)
pF
Measured from the center of
drain pad to center of source
pad
VGS = 0V, VDS = -25V
f = 1.0MHz
Source-Drain Diode Ratings and Characteristics
Parameter
Min Typ Max Units
IS
ISM
Continuous Source Current (Body Diode)
Pulse Source Current (Body Diode) ➀
—
—
—
—
-6.5
-25
A
VSD
t rr
QRR
Diode Forward Voltage
Reverse Recovery Time
Reverse Recovery Charge
—
—
—
—
—
—
-4.3
250
3.0
V
nS
µc
t on
Forward Turn-On Time
Test Conditions
Tj = 25°C, IS = -6.5A, VGS = 0V ➃
Tj = 25°C, IF = -6.5A, di/dt ≤-100A/µs
VDD ≤ -50V ➃
Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by LS + LD.
Thermal Resistance
Parameter
RthJC
RthJ-PCB
Junction to Case
Junction to PC Board
Min Typ Max Units
—
—
—
—
5.0
°C/W
19" " "
Test Conditions
Soldered to a copper clad PC board
For footnotes refer to the last page
2
www.irf.com
IRFE9130
100
100
VGS
-15V
-10V
-8.0V
-7.0V
-6.0V
-5.5V
-5.0V
BOTTOM -4.5V
-I D , Drain-to-Source Current (A)
-I D , Drain-to-Source Current (A)
10
-4.5V
20µs PULSE WIDTH
TJ = 25 °C
1
0.1
1
10
10
-4.5V
2.0
RDS(on) , Drain-to-Source On Resistance
(Normalized)
-I D , Drain-to-Source Current (A)
TJ = 25 ° C
TJ = 150 ° C
10
V DS = -25V
-50V
20µs PULSE WIDTH
5
6
7
8
Typical Transfer Characteristics
www.irf.com
100
9
ID = -6.5A
1.5
1.0
0.5
0.0
-60 -40 -20
VGS = -10V
0
20 40
60
80 100 120 140 160
TJ , Junction Temperature( °C)
-VGS , Gate-to-Source Voltage (V)
Fig 3.
10
Fig 2. Typical Output Characteristics
100
4
1
-VDS , Drain-to-Source Voltage (V)
Fig 1. Typical Output Characteristics
1
20µs PULSE WIDTH
TJ = 150 °C
1
0.1
100
-VDS , Drain-to-Source Voltage (V)
-
VGS
-15V
-10V
-8.0V
-7.0V
-6.0V
-5.5V
-5.0V
BOTTOM -4.5V
TOP
TOP
Fig 4.
Normalized On-Resistance
Vs. Temperature
3
IRFE9130
VGS = 0V,
f = 1MHz
Ciss = Cgs + Cgd , Cds SHORTED
Crss = Cgd
Coss = Cds + Cgd
C, Capacitance (pF)
1200
1000
Ciss
800
600
Coss
400
200
0
Crss
20
-VGS , Gate-to-Source Voltage (V)
1400
10
V DS = -80V
V DS = -50V
V DS = -20V
16
12
8
4
0
1
ID = -6.5A
100
FOR TEST CIRCUIT
SEE FIGURE 13
0
30
40
100
10
OPERATION IN THIS AREA LIMITED
BY RDS(on)
-IID , Drain Current (A)
-ISD , Reverse Drain Current (A)
20
Fig 6. Typical Gate Charge Vs.
Gate-to-Source Voltage
Fig 5. Typical Capacitance Vs.
Drain-to-Source Voltage
TJ = 150 ° C
1
TJ = 25 ° C
0.1
0.5
V GS = 0 V
1.0
1.5
2.0
2.5
-VSD ,Source-to-Drain Voltage (V)
Fig 7. Typical Source-Drain Diode
Forward Voltage
4
10
Q G , Total Gate Charge (nC)
-VDS , Drain-to-Source Voltage (V)
3.0
10
100us
1ms
1
0.1
10ms
TC = 25 °C
TJ = 150 °C
Single Pulse
1
10
100
1000
-V DS , Drain-to-Source Voltage (V)
Fig 8. Maximum Safe Operating Area
www.irf.com
IRFE9130
7.0
-ID , Drain Current (A)
RD
V DS
6.0
VGS
5.0
D.U.T.
RG
+
4.0
V DD
-12V
-10V
3.0
Pulse Width ≤ 1 µs
Duty Factor ≤ 0.1 %
2.0
Fig 10a. Switching Time Test Circuit
1.0
td(on)
0.0
25
50
75
100
125
tr
t d(off)
tf
VGS
150
10%
TC , Case Temperature ( °C)
90%
VDS
Fig 9. Maximum Drain Current Vs.
Case Temperature
Fig 10b. Switching Time Waveforms
Thermal Response (Z thJC )
10
D = 0.50
1
0.20
0.10
0.05
0.1
0.02
0.01
P DM
SINGLE PULSE
(THERMAL RESPONSE)
t1
t2
Notes:
1. Duty factor D = t 1 / t 2
2. Peak TJ = P DM x Z thJC + TC
0.01
0.00001
0.0001
0.001
0.01
0.1
1
10
t1 , Rectangular Pulse Duration (sec)
Fig 11.
www.irf.com
Maximum Effective Transient Thermal Impedance, Junction-to-Case
5
IRFE9130
L
D.U.T
RG
IAS
-20V
-12V
10V
400
tp
VDD
A
DRIVER
0.01Ω
10V
15V
Fig 12a. Unclamped Inductive Test Circuit
I AS
EAS , Single Pulse Avalanche Energy (mJ)
VDS
ID
-2.9A
-4.1A
BOTTOM -6.5A
TOP
300
200
100
0
25
50
75
100
125
150
Starting TJ , Junction Temperature( °C)
Fig 12c. Maximum Avalanche Energy
Vs. Drain Current
tp
V(BR)DSS
Fig 12b. Unclamped Inductive Waveforms
Current Regulator
Same Type as D.U.T.
50KΩ
QG
-12V
12V
.2µF
.3µF
-12V
-10V
-10V
QGS
QGD
D.U.T.
+VDS
VGS
VG
-3mA
Charge
Fig 13a. Basic Gate Charge Waveform
6
IG
ID
Current Sampling Resistors
Fig 13b. Gate Charge Test Circuit
www.irf.com
IRFE9130
Foot Notes:
➀ Repetitive Rating; Pulse width limited by
maximum junction temperature.
➁ VDD = -25V, starting TJ = 25°C,
Peak IL = -6.5A,
➂ ISD ≤ -6.5A, di/dt ≤ -390A/µs,
VDD≤ -100V, TJ ≤ 150°C
Suggested RG =7.5 Ω
➃ Pulse width ≤ 300 µs; Duty Cycle ≤ 2%
Case Outline and Dimensions — LCC-18
IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105
IR EUROPEAN REGIONAL CENTRE: 439/445 Godstone Rd, Whyteleafe, Surrey CR3 OBL, UK Tel: ++ 44 (0)20 8645 8000
IR CANADA: 15 Lincoln Court, Brampton, Ontario L6T3Z2, Tel: (905) 453 2200
IR GERMANY: Saalburgstrasse 157, 61350 Bad Homburg Tel: ++ 49 (0) 6172 96590
IR ITALY: Via Liguria 49, 10071 Borgaro, Torino Tel: ++ 39 011 451 0111
IR JAPAN: K&H Bldg., 2F, 30-4 Nishi-Ikebukuro 3-Chome, Toshima-Ku, Tokyo 171 Tel: 81 (0)3 3983 0086
IR SOUTHEAST ASIA: 1 Kim Seng Promenade, Great World City West Tower, 13-11, Singapore 237994 Tel: ++ 65 (0)838 4630
IR TAIWAN:16 Fl. Suite D. 207, Sec. 2, Tun Haw South Road, Taipei, 10673 Tel: 886-(0)2 2377 9936
Data and specifications subject to change without notice. 1/01
www.irf.com
7