MAXIM MAX1530ETJ

19-2866; Rev 0; 5/03
Multiple-Output Power-Supply Controllers for
LCD Monitors
Features
♦ 4.5V to 28V Input Voltage Range
♦ 250kHz/500kHz Current-Mode Step-Down Converter
Small Inductor/Capacitors
No Sense Resistor
♦ Three Positive Linear Regulator Controllers
One Positive and One Negative Additional
Controller (MAX1531)
Small Input and Output Capacitors
♦ Timed Reset Output
♦ Uncommitted Overcurrent Protection (MAX1531)
♦ Soft-Start for All Regulators
♦ Programmable Input Undervoltage Comparator
♦ Programmable Startup Sequencing
Minimal Operating Circuit
VIN
VP
VIN
VL
VN
CSH
CSL
BST
VIN = 12V
VOUT
3.3V/1.5A
IN
DRV4
DH
FBL4
LX
Applications
VSOURCE
10V/500mA
MAX1530
DL
LCD Monitors and TVs
PGND
Automotive LCDs
FB
EN
ILIM
VL
FREQ
VL
COMP
AGND
Ordering Information
PART
TEMP RANGE
PIN-PACKAGE
MAX1530ETJ
-40°C to +85°C
32 Thin QFN
MAX1531ETJ
-40°C to +85°C
32 Thin QFN
RESET
VIN
RSTIN
VGAMMA
9.7V
FBL2
DRV1
VLOGIC
2.5V/500mA
VL
Pin Configuration appears at end of data sheet.
DRV2
VOUT
FBL1
SEQ
ONL2
ONL3
ONL4
ONL5
DRV3
DRV5
FBL3
FBL5
VN
VP
VGON
25V
VGOFF
-9V
VL
________________________________________________________________ Maxim Integrated Products
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at
1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com.
1
MAX1530/MAX1531
General Description
The MAX1530/MAX1531 multiple-output power-supply
controllers generate all the supply rails for thin-film transistor (TFT) liquid-crystal display (LCD) monitors. Both
devices include a high-efficiency, fixed-frequency,
step-down regulator. The low-cost, all N-channel, synchronous topology enables operation with efficiency as
high as 93%. High-frequency operation allows the use
of small inductors and capacitors, resulting in a compact solution. The MAX1530 includes three linear regulator controllers and the MAX1531 includes five linear
regulator controllers for supplying logic and LCD bias
voltages. A programmable startup sequence enables
easy control of the regulators.
The MAX1530/MAX1531 include soft-start functions to
limit inrush current during startup. An internal stepdown converter current-limit function and a versatile
overcurrent shutdown protect the power supplies against
fault conditions. The MAX1530/MAX1531 use a currentmode control architecture, providing fast load transient
response and easy compensation. An internal linear
regulator provides MOSFET gate drive and can be
used to power small external loads.
The MAX1530/MAX1531 can operate from inputs as
high as 28V and are well suited for LCD monitor and TV
applications running directly from AC/DC wall adapters.
Both devices are available in a small (5mm x 5mm),
ultra-thin (0.8mm), 32-pin QFN package and operate
over the -40°C to +85°C temperature range.
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
ABSOLUTE MAXIMUM RATINGS
IN, DRV1, DRV2, DRV3, DRV4, CSH,
CSL to AGND .....................................................-0.3V to +30V
DRV5 to VL .............................................................-28V to +0.3V
CSH to CSL ..............................................................-0.3V to +6V
VL to AGND ..............................................................-0.3V to +6V
PGND to AGND...................................................................±0.3V
LX to BST..................................................................-6V to +0.3V
BST to AGND..........................................................-0.3V to +36V
DH to LX .....................................................-0.3V to (BST + 0.3V)
DL to PGND ..................................................-0.3V to (VL + 0.3V)
SEQ, ONL2, ONL3, ONL4, ONL5, COMP,
ILIM to AGND............................................-0.3V to (VL + 0.3V)
RSTIN, RESET, EN, FB, FBL1, FBL2, FBL3, FBL4, FBL5,
FREQ to AGND.....................................................-0.3V to +6V
VL Short Circuit to AGND ...........................................Momentary
Continuous Power Dissipation (TA = +70°C)
32-Pin Thin QFN (derate 21.3mW/°C above +70°C) ...1702mW
Operating Temperature Range ...........................-40°C to +85°C
Storage Temperature Range .............................-65°C to +150°C
Junction Temperature ......................................................+150°C
Lead Temperature (soldering, 10s) .................................+300°C
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS
(Circuit of Figure 1, VIN = 12V, VEN = VSEQ = 5V, TA = 0°C to +85°C, unless otherwise noted. Typical values are at TA = +25°C.)
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
GENERAL
Operating Input Voltage Range
(Note 1)
28.0
V
Quiescent Supply Current
VFB = VFBL1 = VFBL2 = VFBL3 = VFBL4 = 1.5V, VFBL5 = 0
4.5
1.7
3.0
mA
IC Disable Supply Current
EN = AGND
200
400
µA
VL REGULATOR
VL Output Voltage
5.5V < VIN < 28V, 0 < IVL < 30mA
4.75
5
5.25
V
VL Undervoltage Lockout
Threshold
VL rising, 3% hysteresis
3.2
3.5
3.8
V
CONTROL AND SEQUENCE
SEQ, FREQ Input Logic High
Level
2.0
V
SEQ, FREQ Input Logic Low
Level
SEQ, FREQ Input Leakage
Current
-1
ONL_ Input Threshold
ONL_ rising, 25mV hysteresis
ONL_ Source Current
SEQ = EN = VL, VONL _ = 0 to 1.24V
ONL_ Input Leakage Current
SEQ = EN = VL, ONL_ = VL
-500
ONL_ Input Discharge Clamp
Resistance
SEQ = 0
800
EN Input Threshold
EN rising, 5% hysteresis
1.201
EN Input Leakage Current
1.201
1.238
1.8
2.0
0.6
V
+1
µA
1.275
V
2.2
µA
+500
nA
1500
3000
Ω
1.238
1.275
V
+50
nA
-50
FAULT DETECTION
FB, FBL1, FBL2, FBL3, FBL4
Undervoltage Fault Trip Level
FB, FBL1, FBL2, FBL3, FBL4 falling, 25mV hysteresis
FBL5 Undervoltage Fault
Trip Level
FBL5 rising, 25mV hysteresis
2
1.081
1.114
1.147
V
300
400
500
mV
_______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
(Circuit of Figure 1, VIN = 12V, VEN = VSEQ = 5V, TA = 0°C to +85°C, unless otherwise noted. Typical values are at TA = +25°C.)
PARAMETER
Comparator Bandwidth
CONDITIONS
MIN
For EN, FB, FBL_
TYP
MAX
10
UNITS
kHz
Duration to Trigger Fault Latch
For FB, FBL_
51
64
77
ms
Overcurrent Protection Threshold
(VCSH - VCSL)
270
300
330
mV
Overcurrent Sense CommonMode Range
VCSH, VCSL
2.7
28.0
V
CSH Input Current
VCSH = 2.7V to 28V
100
µA
CSL Input Current
VCSL = VCSH = 12V
-50
+50
nA
Overcurrent Sense Filter RC Time
Constant
50
µs
160
°C
THERMAL PROTECTION
Thermal Shutdown
Temperature rising, 15°C hysteresis
RESET FUNCTION
RSTIN Reset Trip Level
RSTIN falling, 25mV hysteresis
RSTIN Input Leakage Current
VRSTIN = 1.5V
1.081
1.114
-50
Comparator Bandwidth
1.147
+50
10
Reset Timeout Period
102
RESET Output Low Level
IRESET = -1mA
RESET Output High Leakage
VRESET = 5V
128
V
nA
kHz
154
ms
0.4
V
1
µA
STEP-DOWN CONTROLLER
ERROR AMPLIFIER
FB Regulation Voltage
Transconductance
FB to COMP
Voltage Gain
FB to COMP
1.223
1.238
1.253
V
70
100
140
µS
200
Minimum Duty Cycle
V/V
15
%
FB Input Leakage Current
VFB = 1.5V
-50
+50
nA
FB Input Common-Mode Range
(Note 2)
-0.1
+1.5
V
COMP Output Minimum Voltage
VFB = 1.5V
1
V
COMP Output Maximum Voltage
VFB = 1.175V
3
V
Current-Sense Amplifier Voltage
Gain
VIN - VLX
2.75
3.5
4.0
V/V
Current-Limit Threshold
(Default Mode)
PGND - LX, ILIM = VL
190
250
310
mV
Current-Limit Threshold
(Adjustable Mode)
PGND - LX, VILIM = 1.25V
190
250
310
mV
3.0
3.5
4.00
V
FREQ = AGND
200
250
300
FREQ = VL
425
500
575
FREQ = AGND
75
80
88
FREQ = VL
75
80
88
ILIM Input Dual Mode™ Threshold
OSCILLATOR
Switching Frequency
Maximum Duty Cycle
kHz
%
Dual Mode is a trademark of Maxim Integrated Products, Inc.
_______________________________________________________________________________________
3
MAX1530/MAX1531
ELECTRICAL CHARACTERISTICS (continued)
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
ELECTRICAL CHARACTERISTICS (continued)
(Circuit of Figure 1, VIN = 12V, VEN = VSEQ = 5V, TA = 0°C to +85°C, unless otherwise noted. Typical values are at TA = +25°C.)
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
SOFT-START
Step Size
Period
Measured at FB
1.238 / 32
FREQ = GND
1024 / fOSC
FREQ = VL
2048 / fOSC
V
s
FET DRIVERS
DH, DL On-Resistance
3
DH, DL Output Drive Current
Sourcing or sinking, VDH or VDL = VVL / 2
LX, BST Leakage Current
VBST = VLX = VIN = 28V
10
Ω
20
µA
0.5
A
LINEAR REGULATOR CONTROLLERS
POSITIVE LINEAR REGULATOR (LR1)
FBL1 Regulation Voltage
VDRV1 = 5V, IDRV1 = 100µA
FBL1 Input Bias Current
VFBL1 = 1.5V
FBL1 Effective Load Regulation
Error (Transconductance)
VDRV1 = 5V, IDRV1 = 100µA to 2mA
FBL1 Line Regulation Error
IDRV1 = 100µA, 5.5V < VIN < 28V
DRV1 Sink Current
VFBL1 = 1.175V, VDRV1 = 5V
DRV1 Off-Leakage Current
VFBL1 = 1.5V, VDRV1 = 28V
FBL1 Input Common-Mode
Range
(Note 2)
Soft-Start Step Size
Measured at FBL1
Soft-Start Period
1.226
1.245
-50
-1.5
3
1.264
V
+50
nA
-2
%
5
mV
10
0.1
-0.1
mA
10
µA
+1.5
V
1.238 / 32
FREQ = GND
1024 / fOSC
FREQ = VL
2048 / fOSC
V
s
POSITIVE LINEAR REGULATORS (LR2 AND LR3)
FBL_ Regulation Voltage
VDRV_ = 5V, IDRV_ = 100µA
FBL_ Input Bias Current
VFBL _ = 1.5V
FBL_ Effective Load Regulation
Error (Transconductance)
VDRV_ = 5V, IDRV_ = 50µA to 1mA
FBL_ Line Regulation Error
IDRV_ = 100µA, 5.5V < VIN < 28V
DRV_ Sink Current
VFBL_ = 1.175V, VDRV_ = 5V
DRV_ Off-Leakage Current
VFBL _ = 1.5V, VDRV_ = 28V
FBL_ Input Common-Mode
Range
(Note 2)
Soft-Start Step Size
Measured at FBL_
4
1.226
1.245
-50
-1.5
2
1.264
V
+50
nA
-2
%
5
mV
4
0.1
-0.1
1.238 / 32
_______________________________________________________________________________________
mA
10
µA
+1.5
V
V
Multiple-Output Power-Supply Controllers for
LCD Monitors
(Circuit of Figure 1, VIN = 12V, VEN = VSEQ = 5V, TA = 0°C to +85°C, unless otherwise noted. Typical values are at TA = +25°C.)
PARAMETER
Soft-Start Period
CONDITIONS
MIN
TYP
FREQ = GND
1024 / fOSC
FREQ = VL
2048 / fOSC
MAX
UNITS
s
POSITIVE LINEAR REGULATOR (LR4)
FBL4 Regulation Voltage
VDRV4 = 5V, IDRV4 = 500µA
FBL4 Input Bias Current
VFBL4 = 1.5V
FBL4 Effective Load Regulation
Error (Transconductance)
VDRV4 = 5V, IDRV4 = 500µA to 10mA
FBL4 Line Regulation Error
IDRV4 = 500µA, 5.5V < VIN < 28V
DRV4 Sink Current
VFBL4 = 1.175V, VDRV4 = 5V
DRV4_Off-Leakage Current
VFBL4 = 1.5V, VDRV4 = 28V
FBL4 Input Common-Mode
Range
(Note 2)
Soft-Start Step Size
Measured at FBL4
Soft-Start Period
1.226
1.245
-50
-1.5
10
1.264
V
+50
nA
-2
%
5
mV
28
0.1
-0.1
mA
10
µA
+1.5
V
1.238 / 32
FREQ = GND
1024 / fOSC
FREQ = VL
2048 / fOSC
V
s
NEGATIVE LINEAR REGULATOR (LR5)
FBL5 Regulation Voltage
VDRV5 = -10V, IDRV5 = 100µA
100
FBL5 Input Bias Current
VFBL5 = 0
-50
FBL5 Effective Load Regulation
Error (Transconductance)
VDRV5 = -10V, IDRV5 = 50µA to 1mA
FBL5 Line Regulation Error
IDRV5 = 100µA, 5.5V < VIN < 28V
DRV5 Source Current
VFBL5 = 200mV, VDRV5 = -10V
DRV5 Off-Leakage Current
VFBL5 = 0, VDRV5 = -20V
FBL5 Input Common-Mode
Range
(Note 2)
Soft-Start Step Size
Measured at FBL5
Soft-Start Period
125
-1.5
2
150
mV
+50
nA
-2
%
5
mV
9
0.1
-0.1
mA
10
µA
+1.5
V
1.238 / 32
FREQ = AGND
1024 / fOSC
FREQ = VL
2048 / fOSC
V
s
ELECTRICAL CHARACTERISTICS
(Circuit of Figure 1, VIN = 12V, VEN = VSEQ = 5V, TA = -40°C to +85°C, unless otherwise noted.) (Note 3)
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
GENERAL
Operating Input Voltage Range
(Note 1)
4.5
28.0
V
VL Output Voltage
5.5V < VIN < 28V, 0 < IVL < 30mA
4.75
5.25
V
VL Undervoltage Lockout
Threshold
VL rising, 3% hysteresis
3.2
3.8
V
VL REGULATOR
_______________________________________________________________________________________
5
MAX1530/MAX1531
ELECTRICAL CHARACTERISTICS (continued)
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
ELECTRICAL CHARACTERISTICS (continued)
(Circuit of Figure 1, VIN = 12V, VEN = VSEQ = 5V, TA = -40°C to +85°C, unless otherwise noted.) (Note 3)
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
CONTROL AND SEQUENCE
ONL_ Input Threshold
ONL_ rising, 25mV hysteresis
1.201
1.275
V
EN Input Threshold
EN rising, 5% hysteresis
1.201
1.275
V
FB, FBL1, FBL2, FBL3, FBL4
Fault Trip Level
FB, FBL1, FBL2, FBL3, FBL4 falling, 25mV hysteresis
1.081
1.147
V
FBL5 Fault Trip Level
FBL5 rising, 25mV hysteresis
300
500
mV
Overcurrent Protection Threshold
(VCSH - VCSL)
270
330
mV
1.081
1.147
V
1.215
1.260
V
FAULT DETECTION
RESET FUNCTION
RSTIN Reset Trip Level
RSTIN falling, 25mV hysteresis
STEP-DOWN CONTROLLER
ERROR AMPLIFIER
FB Regulation Voltage
Current-Limit Threshold
(Default Mode)
PGND - LX, ILIM = VL
170
330
mV
Current-Limit Threshold
(Adjustable Mode)
PGND - LX, VILIM = 1.25V
170
330
mV
1.220
1.270
V
-50
+50
nA
1.220
1.270
V
-50
+50
nA
1.220
1.270
V
-50
+50
nA
mV
LINEAR REGULATOR CONTROLLERS
POSITIVE LINEAR REGULATOR (LR1)
FBL1 Regulation Voltage
VDRV1 = 5V, IDRV1 = 100µA
FBL1 Input Bias Current
VFBL1 = 1.5V
POSITIVE LINEAR REGULATORS (LR2 AND LR3)
FBL_ Regulation Voltage
VDRV_ = 5V, IDRV_ = 100µA
FBL_ Input Bias Current
VFBL_ = 1.5V
POSITIVE LINEAR REGULATOR (LR4)
FBL4 Regulation Voltage
VDRV4 = 5V, IDRV4 = 500µA
FBL4 Input Bias Current
VFBL4 = 1.5V
NEGATIVE LINEAR REGULATOR (LR5)
FBL5 Regulation Voltage
VDRV5 = -10V, IDRV5 = 100µA
100
150
FBL5 Input Bias Current
VFBL5 = 0
-50
+50
DRV5 Source Current
VFBL5 = 200mV, VDRV5 = -10V
2
nA
mA
Note 1: Operating supply range is guaranteed by VL line regulation test for the range of 5.5V to 28V. Between 4.5V and 5.5V, the VL
regulator might be in dropout; however, the part continues to operate properly.
Note 2: Guaranteed by design and not production tested.
Note 3: Specifications to -40°C are guaranteed by design and not production tested.
6
_______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
MAX1530/MAX1531
Typical Operating Characteristics
(Circuit of Figure 1; including R5, R6, and D2; TA = +25°C, unless otherwise noted.)
STEP-DOWN LOAD REGULATION
VIN = 12V
80
VIN = 20V
70
60
MAX1530 toc02
520
515
-0.04
510
FREQUENCY (kHz)
EFFICIENCY (%)
90
OUTPUT-VOLTAGE ERROR (%)
MAX1530 toc01
fSW = 500kHz
SWITCHING FREQUENCY vs. LOAD CURRENT
0
MAX1530 toc03
STEP-DOWN EFFICIENCY vs. LOAD CURRENT
100
-0.08
-0.12
505
500
495
490
485
-0.16
50
0
300
600
900
1200
480
0
1500
300
600
900
1200
1500
0
LOAD CURRENT (mA)
LOAD CURRENT (mA)
MAX1530 toc04
600
900
1200
1500
LOAD CURRENT (mA)
STEP-DOWN REGULATOR
SOFT-START
STEP-DOWN REGULATOR
SWITCHING WAVEFORM
STEP-DOWN REGULATOR LOAD TRANSIENT
300
MAX1530 toc06
MAX1530 toc05
A
A
A
0V
0A
B
0V
B
3.3V
3.3V
B
0V
C
C
0A
C
0A
1ms/div
A: EN, 2V/div
B: OUTPUT VOLTAGE, 2V/div
C: INDUCTOR CURRENT, 1A/div
LR1 BASE CURRENT
vs. DRV1 VOLTAGE
STARTUP SEQUENCE
VL LOAD REGULATION
MAX1530 toc08
MAX1530 toc07
-0.1
15
A
VFBL1 = 1.175V
B
C
-0.2
D
E
-0.3
F
-0.4
12
BASE CURRENT (mA)
0
VL OUTPUT ERROR (%)
0A
2µs/div
A: LX, 10V/div
B: OUTPUT VOLTAGE, 20 mV/div, AC-COUPLED
C: INDUCTOR CURRENT, 1A/div
MAX1530 toc09
40µs/div
A: LOAD CURRENT, 1A/div
B: OUTPUT VOLTAGE, 200mV/div, AC-COUPLED
C: INDUCTOR CURRENT, 1A/div
9
6
3
G
-0.5
0
0
5
10
15
20
25
30
4ms/div
0
10
2
4
6
8
E: VGAMMA, 20V/div
A: VL, 10V/div
DRV1 VOLTAGE (V)
B: VOUT, 5V/div
F: VGOFF, 20V/div
C: VLOGIC, 5V/div
G: VGON, 40V/div
D: VSOURCE, 20V/div
_______________________________________________________________________________________
LOAD CURRENT (mA)
7
Typical Operating Characteristics (continued)
(Circuit of Figure 1; including R5, R6, and D2; TA = +25°C, unless otherwise noted.)
LR1 NORMALIZED LOAD REGULATION
-0.5
-1.0
-1.5
LR1 LOAD TRANSIENT
MAX1530 toc12
MAX1530 toc11
MAX1530 toc10
LR1 NORMALIZED LINE REGULATION
0.2
OUTPUT-VOLTAGE ERROR (%)
VOLTAGE ERROR (%)
0
0
A
2.5V
-0.2
-0.4
-0.6
B
-0.8
0mA
200mA LOAD CURRENT
-2.0
-1.0
200
300
400
500
2
3
LOAD CURRENT (mA)
LR2/LR3 BASE CURRENT
vs. DRV2/DRV3 VOLTAGE
40µs/div
A: LR1 OUTPUT VOLTAGE, 100mV/div, AC-COUPLED
B: LR1 LOAD CURRENT, 500mA/div
6
5
LR2 NORMALIZED LINE REGULATION
LR2 NORMALIZED LOAD REGULATION
VFBL2 = VFBL3 = 1.175V
-0.3
VOLTAGE ERROR (%)
4
3
2
MAX1530 toc14
0
MAX1530 toc13
5
BASE CURRENT (mA)
4
INPUT VOLTAGE (V)
-0.6
-0.9
1
-1.2
0
-1.5
0.2
MAX1530 toc15
100
OUTPUT-VOLTAGE ERROR (%)
0
0
-0.2
-0.4
-0.6
-0.8
20mA LOAD CURRENT
1
2
3
4
5
-1.0
0
10
20
30
40
9
50
13
17
LOAD CURRENT (mA)
INPUT VOLTAGE (V)
LR3 NORMALIZED LOAD REGULATION
LR3 NORMALIZED LINE REGULATION
LR4 BASE CURRENT
vs. DRV VOLTAGE
-0.5
-1.0
-1.5
0
-0.2
-0.4
-0.6
-0.8
MAX1530 toc18
30
MAX1530 toc17
0.2
VFBL4 = 1.175V
25
BASE CURRENT (mA)
MAX1530 toc16
0
25
21
DRV2/DRV3 VOLTAGE (V)
OUTPUT-VOLTAGE ERROR (%)
0
VOLTAGE ERROR (%)
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
20
15
10
5
20mA LOAD CURRENT
-2.0
-1.0
0
4
8
12
LOAD CURRENT (mA)
8
16
20
0
24
28
32
INPUT VOLTAGE (V)
36
40
0
2
4
6
DRV4 VOLTAGE (V)
_______________________________________________________________________________________
8
10
Multiple-Output Power-Supply Controllers for
LCD Monitors
LR4 NORMALIZED LINE REGULATION
LR4 NORMALIZED LOAD REGULATION
MAX1530 toc21
-0.2
-0.3
-0.4
MAX1530 toc20
OUTPUT-VOLTAGE ERROR (%)
0
A
-0.2
10V
-0.4
-0.6
B
-0.8
-0.5
0mA
200mA LOAD CURRENT
-1.0
0
100
200
300
400
9
500
13
17
21
25
LOAD CURRENT (mA)
INPUT VOLTAGE (V)
LR4 PULSED LOAD TRANSIENT
MAX1531
OVERCURRENT PROTECTION (CSH, CSL)
MAX1530 toc22
40µs/div
A: LR4 OUTPUT VOLTAGE, 100mV/div, AC-COUPLED
B: LR4 LOAD CURRENT, 500mA/div
LR5 BASE CURRENT
vs. DRV5 VOLTAGE
MAX1530 toc23
10
MAX1530 toc24
-0.6
VFBL5 = 0V
A
8
A
10V
B
C
B
BASE CURRENT (mA)
VOLTAGE ERROR (%)
-0.1
LR4 LOAD TRANSIENT
0.2
MAX1530 toc19
0
6
4
2
0A
D
0
10µs/div
A: LR4 OUTPUT VOLTAGE, 100mV/div, AC-COUPLED
B: LR4 LOAD CURRENT, 1A/div
A: VLX, 10V/div
B: VOUT, 5V/div
20µs/div
C: VRESET, 5V/div
D: VCSH - VCSL, 500mV/div
0
1
2
3
4
5
DRV5 VOLTAGE (V)
_______________________________________________________________________________________
9
MAX1530/MAX1531
Typical Operating Characteristics (continued)
(Circuit of Figure 1; including R5, R6, and D2; TA = +25°C, unless otherwise noted.)
Typical Operating Characteristics (continued)
(Circuit of Figure 1; including R5, R6, and D2; TA = +25°C, unless otherwise noted.)
LR5 NORMALIZED LOAD REGULATION
LR5 NORMALIZED LINE REGULATION
-0.4
-0.6
-0.8
MAX1530 toc26
-0.2
1.0
20mA LOAD CURRENT
OUTPUT-VOLTAGE ERROR (%)
MAX1530 toc25
0
VOLTAGE ERROR (%)
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
0.8
0.6
0.4
0.2
0
-1.0
-0.2
0
10
20
30
40
50
-25
LOAD CURRENT (mA)
-21
-17
-13
-9
INPUT VOLTAGE (V)
Pin Description
PIN
NAME
FUNCTION
1
DRV2
Gamma Linear Regulator (LR2) Base Drive. Open drain of an internal N-channel MOSFET.
Connect DRV2 to the base of an external PNP pass transistor to form a positive linear
regulator. (See the Pass Transistor Selection section.)
2
2
FBL2
Gamma Linear Regulator (LR2) Feedback Input. FBL2 regulates at 1.245V nominal.
Connect FBL2 to the center tap of a resistive voltage-divider between the LR2 output and
AGND to set the output voltage. Place the divider close to the FBL2 pin.
3
3
FBL3
Gate-On Linear Regulator (LR3) Feedback Input. FBL3 regulates at 1.245V nominal.
Connect FBL3 to the center tap of a resistive voltage-divider between the LR3 output and
AGND to set the output voltage. Place the divider close to the FBL3 pin.
4
4
DRV3
Gate-On Linear Regulator (LR3) Base Drive. Open drain of an internal N-channel MOSFET.
Connect DRV3 to the base of an external PNP pass transistor to form a positive linear
regulator. (See the Pass Transistor Selection section.)
5–10, 18, 19
—
N. C.
No Connection. Not internally connected.
RSTIN
Adjustable Reset Input. RESET asserts low when the monitored voltage is less than the
reset trip threshold. RESET goes to a high-impedance state only after the monitored
voltage remains above the reset trip threshold for the duration of the reset timeout period.
Connect RSTIN to the center tap of a resistive voltage-divider between the monitored
output voltage and AGND to set the reset trip threshold. The internal RSTIN threshold of
90% of 1.238V allows direct connection of RSTIN to any of the device’s positive feedback
pins.
MAX1530
MAX1531
1
11
10
11
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
PIN
MAX1530
MAX1531
NAME
FUNCTION
12
12
RESET
Open-Drain Reset Output. RESET asserts low when the monitored voltage is less than the
reset trip threshold. RESET goes to a high-impedance state only after the monitored
voltage remains above the reset trip threshold for the duration of the reset timeout period.
RESET also asserts low when VL is less than the VL undervoltage lockout threshold, EN is
low, or the thermal, overcurrent or undervoltage fault latches are set.
13
13
COMP
Step-Down Regulator Compensation Input. A pole-zero pair must be added to
compensate the control loop by connecting a series resistor and capacitor from COMP to
AGND. (See the Compensation Design section.)
14
14
FB
Step-Down Regulator Feedback Input. FB regulates at 1.238V nominal. Connect FB to the
center tap of a resistive voltage-divider between the step-down regulator output and
AGND to set the output voltage. Place the divider close to the FB pin.
ILIM
Step-Down Regulator Current-Limit Control Input. Connect this dual-mode input to VL to
set the current-limit threshold to its default value of 250mV. The overcurrent comparator
compares the voltage across the low-side N-channel MOSFET with the current-limit
threshold. Connect ILIM to the center tap of a resistive voltage-divider between VL and
AGND to adjust the current-limit threshold to other values. In adjustable mode, the actual
current-limit threshold is 1/5th of the voltage at ILIM over a 0.25V to 3.0V range. The dualmode threshold for switchover to the 250mV default value is approximately 3.5V.
ONL2
Gamma Linear Regulator (LR2) Enable Input. When EN is above its enable threshold, VL
is above its UVLO threshold, and ONL2 is greater than the internal reference, LR2 is
enabled. Drive ONL2 with a logic signal or, for automatic sequencing, connect a capacitor
from ONL2 to AGND. If SEQ is high, EN is above its threshold, and VL is above its UVLO
threshold, an internal 2µA (typ) current source charges the capacitor. Otherwise, an
internal switch discharges the capacitor. Connecting various capacitors to each ONL_ pin
allows the programming of the startup sequence.
15
16
15
16
17
17
ONL3
Gate-On Linear Regulator (LR3) Enable Input. When EN is above its enable threshold, VL
is above its UVLO threshold, and ONL3 is greater than the internal reference, LR3 is
enabled. Drive ONL3 with a logic signal or, for automatic sequencing, connect a capacitor
from ONL3 to AGND. If SEQ is high, EN is above its threshold, and VL is above its UVLO
threshold, an internal 2µA (typ) current source charges the capacitor. Otherwise, an
internal switch discharges the capacitor. Connecting various capacitors to each ONL_ pin
allows the programming of the startup sequence.
20
20
PGND
Power Ground
21
21
DL
Low-Side Gate Driver Output. DL drives the synchronous rectifier of the step-down
regulator. DL swings from PGND to VL. DL remains low until VL rises above the UVLO
threshold.
LX
Step-Down Regulator Current-Sense Input. The IC’s current-sense amplifier inputs for
current-mode control connect to IN and LX. Connect IN and LX directly to the high-side Nchannel MOSFET drain and source, respectively. The low-side current-limit comparator
inputs connect to LX and PGND to sense voltage across a low-side N-channel MOSFET.
22
22
______________________________________________________________________________________
11
MAX1530/MAX1531
Pin Description (continued)
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
Pin Description (continued)
PIN
NAME
FUNCTION
MAX1530
MAX1531
23
23
DH
High-Side Gate Driver Output. DH drives the main switch of the step-down regulator. DH
swings from LX to BST.
24
24
BST
Step-Down Regulator Boostrap Capacitor Connection for High-Side Gate Driver. Connect
a 0.1µF ceramic capacitor from BST to LX.
25
25
SEQ
Sequence Control Input for LR2, LR3, LR4, and LR5. Controls the current sources and
switches that charge and discharge the capacitors connected to the ONL_ pins.
26
26
FREQ
Oscillator Frequency Select Input. Connect FREQ to VL for 500kHz operation. Connect
FREQ to AGND for 250kHz operation.
27
27
IN
Main Input Voltage (+4.5V to 28V). Bypass IN to AGND with a 1µF ceramic capacitor
close to the pins. IN powers the VL linear regulator. Connect IN to the drain of the highside MOSFET (for current sense) through a 1Ω resistor.
28
28
VL
Internal 5V Linear Regulator Output. Connect a minimum 1µF ceramic capacitor from VL
to AGND. Place the capacitor close to the pins. VL can supply up to 30mA for gate drive
and external loads. VL remains active when EN is low.
29
29
AGND
30
12
30
Analog Ground
EN
Enable Input. This general-purpose on/off control input has an accurate 1.238V (typ) rising
threshold with 5% hysteresis. This allows EN to monitor an input voltage level or other
analog parameter. If EN is less than its threshold, then the main step-down and all linear
regulators are turned off. VL and the internal reference remain active when EN is low. The
rising edge of EN clears any latched faults except for a thermal fault, which is cleared only
by cycling the input power. An internal filter with a 10µs time constant prevents short
glitches from accidentally clearing the fault latch.
31
31
FBL1
Low-Voltage Logic Linear Regulator (LR1) Feedback Input. FBL1 regulates at 1.245V
nominal. Connect FBL1 to the center tap of a resistive voltage-divider between LR1 output
AGND to set the output voltage. Place the divider close to the FBL1 pin. LR1 starts
automatically after the step-down converter soft-start ends.
32
32
DRV1
Low-Voltage Logic Linear Regulator (LR1) Base Drive. Open drain of an internal N-channel
MOSFET. Connect DRV1 to the base of an external PNP pass transistor. (See the Pass
Transistor Selection section.)
—
5
CSH
Overcurrent Protection Positive Input. CSH is also the supply input for the overcurrent
sense block. CSH and CSL can be used to sense any current in the application circuit and
to shut the device down in an overcurrent condition. This feature is typically used to
protect the main input or the input to one of the linear regulators since they do not have
their own current limits. Insert an appropriate sense resistor in series with the protected
input and connect CSH and CSL to its positive and negative terminals. The controller sets
the fault latch when VCSH - VCSL exceeds the 300mV (typ) overcurrent threshold. An
internal lowpass filter prevents large currents of short duration (less than 50µs) or noise
glitches from setting the latch. If the overcurrent protection is not used, connect CSH and
CSL to VL.
—
6
CSL
Overcurrent Protection Negative Input. See CSH above.
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
PIN
NAME
FUNCTION
MAX1530
MAX1531
—
7
FBL4
Source Drive Linear Regulator (LR4) Feedback Input. FBL4 regulates at 1.245V nominal.
Connect FBL4 to the center tap of a resistive voltage-divider between the LR4 output and
AGND to set the output voltage. Place the divider close to the FBL4 pin.
—
8
DRV4
Source Drive Linear Regulator (LR4) Base Drive. Open drain of an internal N-channel
MOSFET. Connect DRV4 to the base of an external PNP pass transistor to form a positive
linear regulator. (See the Pass Transistor Selection section.)
—
9
FBL5
Gate-Off Linear Regulator (LR5) Feedback Input. FBL5 regulates at 125mV nominal.
Connect FBL5 to the center tap of a resistive voltage-divider between the LR5 output and
the internal 5V linear regulator output (VL) to set the output voltage. Place the divider close
to the FBL5 pin.
—
10
DRV5
Gate-Off Linear Regulator (LR5) Base Drive. Open drain of an internal P-channel MOSFET.
Connect DRV5 to the base of an external NPN pass transistor to form a negative linear
voltage regulator. (See the Pass Transistor Selection section.)
ONL4
Source Drive Linear Regulator (LR4) Enable Input. When EN is above its enable threshold,
VL is above its UVLO threshold, and ONL4 is greater than the internal reference, LR4 is
enabled. Drive ONL4 with a logic signal or, for automatic sequencing, connect a capacitor
from ONL4 to AGND. If SEQ is high, EN is above its threshold, and VL is above its UVLO
threshold, an internal 2µA (typ) current source charges the capacitor. Otherwise, an
internal switch discharges the capacitor. Connecting various capacitors to each ONL_ pin
allows the programming of the startup sequence.
ONL5
Gate-Off Linear Regulator (LR5) Enable Input. When EN is above its enable threshold, VL
is above its UVLO threshold, and ONL5 is greater than the internal reference, LR5 is
enabled. Drive ONL5 with a logic signal or, for automatic sequencing, connect a capacitor
from ONL5 to AGND. If SEQ is high, EN is above its threshold, and VL is above its UVLO
threshold, an internal 2µA (typ) current source charges the capacitor. Otherwise, an
internal switch discharges the capacitor. Connecting various capacitors to each ONL_ pin
allows the programming of the startup sequence.
—
—
18
19
______________________________________________________________________________________
13
MAX1530/MAX1531
Pin Description (continued)
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
VIN = 12V
C3
4.7µF
25V
R3
124kΩ
1%
R4
20.0kΩ
1%
D1
C5
0.1µF
R5*
10Ω
30
VL
5V/30mA
28
C4
1µF
26
EN
IN
VL
DH
25
R7
100kΩ
12
16
R14
121kΩ
1%
R15
68.1kΩ
1%
R16
43.2kΩ
1%
DL
PGND
ONL2
ONL3
MAX1531
DRV1
18
RSTIN
19
ONL5
FB
ILIM
C20
0.1µF
1
R18
68.1kΩ
1%
2
21
R8
6.8kΩ
32
Q1
VLOGIC
2.5V/500mA
14
13
R12
300kΩ
15
C2, OPEN
D4
C8
0.1µF
R13
150kΩ
C14
0.1µF
4
C6
0.1µF
FBL3
3
8
C15
0.1µF
R24
6.8kΩ
LX
Q3
R25
200kΩ
1%
IN
CSL
VGON
25V/20mA
C16
0.47µF
R26
10.5kΩ
1%
D5
CSH
C17
0.1µF
R22
75kΩ
1%
VL
C10
470pF
R11
100kΩ
Q6
5
C9
10µF
6.3V
R9
10kΩ
1%
R10
10kΩ
1%
11
FBL2
DRV4
DRV5
7 FBL4
FBL5
10
C18
0.1µF
R27
6.8kΩ
LX
Q5
R28
90.9kΩ
1%
9
R23
10.7kΩ
1%
R29
48.7kΩ
1%
VL
VGOFF
-9V/50mA
D6
C19
0.47µF
*OPTIONAL
Figure 1. MAX1531 Standard Application Circuit
14
R1
17.8kΩ
1%
R2
10.7kΩ
1%
C22
2.2µF
29
VIN
Q4
C13
4.7µF
16V
D2*
20
R21
1.5kΩ
VSOURCE
10V/500mA
C23
150pF
N1-B
VIN
DRV3
6
C21
2.2µF
C7
22µF
6.3V
R6*
10Ω
D3
DRV2
R19
10kΩ
1%
R20
0.5Ω
1%
VOUT
3.3V/1.5A
22
ONL4
COMP
C12
0.47µF
N1-A
FBL1 31
R17
6.8kΩ
VGAMMA
9.7V/50mA
23
RESET
C11
0.1µF
Q2
C1
1µF
SEQ
AGND
17
R12
1Ω
27
L1
10µH
FREQ
LX
VIN
IN
24
BST
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
MAX1530/MAX1531
VIN = 12V
C3
4.7µF
25V
D1
R3
124kΩ
1%
R4
20.0kΩ
1%
C5
0.1µF
R5*
10Ω
IN
24
30
EN
IN
VL
DH
27
C1
1µF
VL
5V/30mA
28
C4
1µF
26
25
R7
100kΩ
12
16
5
6
7
8
DL
ONL2
MAX1530
PGND
DRV1
20
1
2
N.C.
RSTIN
N.C.
N.C.
FB
D2*
R2
10.7kΩ
1%
C22
2.2µF
R8
6.8kΩ
32
Q1
R10
10kΩ
1%
11
VLOGIC
2.5V/500mA
R9
10kΩ
1%
C9
10µF
6.3V
14
VL
C10
470pF
R11
100kΩ
R12
300kΩ
C2, OPEN
15
DRV2
VIN
C21
2.2µF
R24
6.8kΩ
FBL2
DRV3
FBL3
10
N1-B
N.C.
R19
10kΩ
1%
9
R1
17.8kΩ
1%
29
COMP 13
R18
68.1kΩ
1%
C12
0.47µF
21
C7
22µF C23
6.3V 150pF
R6*
10Ω
FBL1 31
ILIM
Q2
VGAMMA
9.7V/50mA
ONL3
R17
6.8kΩ
C20
0.1µF
VOUT
3.3V/1.5A
RESET
AGND
17
N1-A
22
SEQ
R14
121kΩ
1%
C11
0.1µF
23
L1
10µH
FREQ
LX
VIN
R12
1Ω
BST
N.C.
N.C.
N.C.
N.C.
4
Q4
R22
75kΩ
1%
3
19
18
R13
150kΩ
R23
10.7kΩ
1%
VSOURCE
10V/500mA
C13
4.7µF
*OPTIONAL
Figure 2. MAX1530 Standard Application Circuit
______________________________________________________________________________________
15
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
Table 1. Selected Component List
DESIGNATION
C3
C7
22µF, 6.3V X7R ceramic capacitor
TDK C3216X7R0J226M
C9
10µF, 6.3V X5R ceramic capacitor
TDK C2012X5R0J106M
C12, C19*
DESIGNATION
DESCRIPTION
4.7µF, 25V X7R ceramic capacitor (1210)
TDK C3225X7R1E475K
D3*, D4*, D5*
C21, C22
D1, D6*
L1
10µH, 2.3A (DC) inductor
Sumida CDR7D28MN-100
N1
2.5A, 30V dual N-channel MOSFET (6-pin
Super SOT)
Fairchild FDC6561AN
0.47µF, 16V X7R ceramic capacitors (0805)
TDK C2012X7R1C474K
Q1, Q4
3A, 60V low-saturation PNP bipolar transistors
(SOT-223)
Fairchild NZT660A
2.2µF, 25V X7R ceramic capacitors (1206)
TDK C3216X7R1C475M
Q2, Q3*
200mA, 40V PNP bipolar transistors (SOT23)
Fairchild MMBT3906
100mA, 30V Schottky diodes (SOD523)
Central Semiconductor CMOSH-3
Q5*, Q6*
200mA, 40V NPN bipolar transistors (SOT23)
Fairchild MMBT3904
4.7µF, 16V X7R ceramic capacitor
TDK C3216X7R1C475K
C13
DESCRIPTION
200mA, 25V dual Schottky diodes (SOT23)
Fairchild BAT54S
100mA, 75V, small-signal switching diode,
SOT23 Fairchild Semiconductor MMBD4148
D2
*For MAX1531 only.
Table 2. Component Suppliers
PHONE
FAX
Central Semi
SUPPLIER
516-435-1110
516-435-1824
www.centralsemi.com
WEBSITE
Fairchild
888-522-5372
972-910-8036
www.fairchildsemi.com
Sumida
847-956-0666
847-956-0702
www.sumida.com
TDK
847-803-6100
847-390-4405
www.components.tdk.com
Standard Application Circuit
Detailed Description
The standard application circuit (Figure 1) of the
MAX1531 is a complete power-supply system for TFT
LCD monitors. The circuit generates a 3.3V/1.5A main
output, a 2.5V/500mA output for the timing controller
and digital sections of source/gate drive ICs, a
10V/500mA source drive supply voltage, a 9.7V/50mA
gamma reference, a 25V/20mA gate-on voltage, and a
-10V/50mA gate-off voltage. The input voltage is 12V
±10%. Table 1 lists the selected components and Table
2 lists the component suppliers. The standard application circuit (Figure 2) of the MAX1530 is similar to the
MAX1531 application circuit except that gate-on and
gate-off voltages are eliminated.
The MAX1530/MAX1531 power-supply controllers provide logic and bias power for LCD monitors. Figure 3
shows the IC functional diagram. The main step-down
controller employs a current-mode PWM control method
to ease compensation requirements and provide excellent load- and line-transient response. The use of synchronous rectification yields excellent efficiency.
The MAX1530 includes three analog gain blocks to
control three auxiliary positive linear regulators, and the
MAX1531 includes five analog gain blocks to control
four positive and one negative linear regulators. Use
the positive gain blocks to generate low-voltage rails
directly from the input voltage or the main step-down
converter output, or higher voltages using charge
16
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
OSC
VREF
REF
MAX1530/MAX1531
THERMAL
FREQ
EN
RSTIN
RESET
MAX1531
IN
VLOK
VL
VL
TIMER
GND
CLOCK SLOPE
HIGH-SIDE
DRIVER
IN
COMP
COMP
STEP-DOWN
CONTROLLER
FB
FB
DH
LX
LX
ILIM
ILIM
BST
DH
VL
DL
PGND
SS DONE DC-DC EN FLTM
DL
LOW-SIDE
DRIVER
PGND
DRV3
ONL2
ONL3
ONL4
ONL5
SEQ
ON2
ON3
ON4
ON5
SEQUENCE
SOFTSTART
VREF
FBL3
FLTM
SEQ
DRV1
FLT3
LDO3EN
VREF
LR3
0.9VREF
SOFTSTART
DRV4
EN
FBL1
FAULT
LOGIC
LR1
SOFTSTART
VREF
FLT1
0.9VREF
LDO4EN
FBL4
LR4
FLT4
CSH
300mV
CSL
0.9VREF
FLTCS
DRV2
DRV5
VREF
SOFTSTART
SOFTSTART
LDO2EN
FBL2
LDO5EN
VREF
FBL5
LR5
LR2
FLT2
FLT5
0.9VREF
400mV
EN
VLOK
Figure 3. IC Functional Diagram
______________________________________________________________________________________
17
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
CURRENT
SENSE
AND
CURRENT
LIMIT
∑
SLOPE
SS DONE
IN
DC-DC EN
VREF
SOFTSTART
R
Q
DH
S
Q
DL
GM
FB
PWM COMP
COMP
CLOCK
CURRENT
LIMIT
ILIM
LX
PGND
FAULT COMPARATOR
FLTM
0.9VREF
During the second half of the cycle, the high-side MOSFET turns off and the low-side N-channel MOSFET turns
on. Now the inductor releases the stored energy as its
current ramps down, providing current to the output.
The output capacitor stores charge when the inductor
current exceeds the load current and discharges when
the inductor current is lower, smoothing the voltage
across the load. Under overload conditions, when the
inductor current exceeds the selected current limit (see
Current Limit Circuit), the high-side MOSFET is not
turned on at the rising edge of the clock and the lowside MOSFET remains on to let the inductor current
ramp down.
Under light-load conditions, the MAX1530/MAX1531
maintain a constant switching frequency to minimize
cross-regulation errors in applications that use a transformer. The low-side gate-drive waveform is the complement of the high-side gate-drive waveform, which
causes the inductor current to reverse under light loads.
Figure 4. Step-Down Controller Block Diagram
pumps attached to the switching node or extra windings coupled to the step-down converter inductor. The
negative gain block (MAX1531) can be used in conjunction with a charge pump or coupled winding to
generate the LCD gate-off voltage or other negative
supplies.
Step-Down Controller
The MAX1530/MAX1531 include step-down controllers
that use a fixed-frequency current-mode PWM control
scheme (Figure 4). An internal transconductance
amplifier establishes an integrated error voltage at the
COMP pin. The heart of the current-mode PWM controller is an open-loop comparator that compares an
integrated voltage-feedback signal with an amplified
current-sense signal plus a slope-compensation ramp.
At each rising edge of the internal clock, the high-side
MOSFET turns on until the PWM comparator trips or the
maximum duty cycle is reached. During this on-time,
current ramps up through the inductor, sourcing current to the output and storing energy in a magnetic
field. The current-mode feedback system regulates the
peak inductor current as a function of the output voltage error signal. Since the average inductor current is
nearly the same as the peak inductor current (assuming that the inductor value is relatively high to minimize
ripple current), the circuit acts as a switch-mode
transconductance amplifier. That pushes the output LC
filter pole, normally found in a voltage-mode PWM, to a
higher frequency. To preserve loop stability, the slopecompensation ramp is summed into the main PWM
comparator.
18
Current-Sense Amplifier
The MAX1530/MAX1531s’ current-sense circuit amplifies the current-sense voltage generated by the highside MOSFET’s on-resistance. This amplified
current-sense signal and the internal slope compensation signal are summed together and fed into the PWM
comparator’s inverting input. Place the high-side MOSFET near the controller, and connect IN and LX to the
MOSFET using Kelvin-sense connections to guarantee
current-sense accuracy and improve stability.
Current-Limit Circuit
The MAX1530/MAX1531 include two current-limit circuits that use the two MOSFETs’ on-resistances as current-sensing elements (Figure 4). The high-side
MOSFET’s voltage is used with a fixed 400mV (typ) current-limit threshold during the high-side on-times. The
low-side MOSFET’s voltage is used with an adjustable
current-limit threshold during the low-side on-times.
Using both circuits together ensures that the current is
always measured and controlled.
The high-side MOSFET current limit employs a peak
current limit. If the voltage across the high-side MOSFET, measured from IN to LX, exceeds the 400mV
threshold during an on-time, the high-side MOSFET
turns off and the low-side MOSFET turns on.
The low-side MOSFET current-limit circuit employs a
“valley” current limit. If the voltage across the low-side
MOSFET, measured from LX to PGND, exceeds the
low-side threshold at the end of a low-side on-time, the
low-side MOSFET remains on and the high-side MOSFET stays off for the entire next cycle.
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
MOSFET Gate Drivers (DH, DL)
The DH and DL drivers are optimized for driving moderate-size high-side and low-side MOSFETs. Adaptive
dead-time circuits monitor the DL and DH drivers and
prevent either FET from turning on until the other is fully
off. This algorithm allows operation without shootthrough with a wide range of MOSFETs, minimizing
delays and maintaining efficiency. When the gates are
turning off, there must be low-resistance, low-inductance paths from the gate drivers to the MOSFET gates
for the adaptive dead-time circuit to work properly.
Otherwise, the sense circuitry in the MAX1530/
MAX1531 interpret the MOSFET gate as "off" while gate
charge actually remains. Use short, wide traces measuring less than 50 squares (at least 20 mil wide if the
MOSFET is 1in from the device).
It is advantageous to slow down the turn-on of both
gate drivers if there is noise coupling between the
switching regulator and the linear regulators. The noise
coupling can result in excessive switching ripple on the
linear regulator outputs. Slowing down the turn-on of
the gate drivers proves to be an effective way of reducing the output ripple. Take care to ensure that the turnoff times are not affected at the same time. As
explained above, slowing down the turn-off times may
result in shoot-through problems. In Figure 1, a 10Ω
resistor (R5) is inserted in series with the BST pin to
slow down the turn-on of the high-side MOSFET (N1-B)
without affecting the turn-off. A 10Ω resistor (R6) is also
inserted between DL and the gate of the low-side MOSFET (N1-A) to slow its turn-on. Because the gate resistor would slow down the turn-off time, connect a
switching diode (D2) (such as 1N4148) in parallel with
the gate resistor as shown in Figure 1 to prevent potential shoot-through.
High-Side Gate-Drive Supply (BST)
A flying-capacitor bootstrap circuit generates gatedrive voltage for the high-side N-channel switch (Figure
1). The capacitor C5 between BST and LX is alternately
charged from the VL supply and placed parallel to the
high-side MOSFET’s gate-source terminals.
On startup, the synchronous rectifier (low-side MOSFET) forces LX to ground and charges the boost
capacitor from VL through diode D1. On the second
half-cycle, the switch-mode power supply turns on the
high-side MOSFET by closing an internal switch
between BST and DH. This provides the necessary
gate-to-source voltage to turn on the high-side switch,
an action that boosts the 5V gate-drive signal above
the input voltage.
Oscillator Frequency Selection (FREQ)
The FREQ pin can be used to select the switching frequency of the step-down regulator. Connect FREQ to
VL for 500kHz operation. Connect FREQ to AGND for
250kHz operation. The 500kHz operation minimizes the
size of the inductor and capacitors. The 250kHz operation improves efficiency by 2% to 3%.
Linear Regulator Controllers
The MAX1530/MAX1531 include three positive linear
regulator controllers, LR1, LR2, and LR3. These linear
regulator controllers can be used with external pass
transistors to regulate supplies for TFT LCDs. The
MAX1531 includes an additional positive linear regulator controller (LR4) and a negative linear regulator controller (LR5).
Low-Voltage Logic Regulator Controller (LR1)
LR1 is an analog gain block with an open-drain Nchannel output. It drives an external PNP pass transistor with a 6.8kΩ base-to-emitter resistor. Its guaranteed
base drive sink current is at least 3mA. The regulator
including transistor Q1 in Figure 1 uses a 10µF output
capacitor and is designed to deliver 500mA at 2.5V.
LR1 is typically used to generate low-voltage logic supplies for the timing controller and the digital sections of
the TFT LCD source/gate driver ICs.
LR1 is enabled when the soft-start of the main stepdown regulator is complete. (See the Startup Sequence
(ONL_,SEQ) section.) Each time it is enabled, the controller goes through a soft-start routine that ramps up its
internal reference DAC. (See the Soft-Start section.)
Gamma Regulator Controller (LR2)
LR2 is an analog gain block with an open-drain Nchannel output. It drives an external PNP pass transistor with a 6.8kΩ base-to-emitter resistor. Its guaranteed
base drive sink current is at least 2mA. The regulator
including transistor Q2 in Figure 1 uses a 0.47µF output
capacitor and is designed to deliver 50mA at 9.7V.
______________________________________________________________________________________
19
MAX1530/MAX1531
The ILIM pin is a dual-mode input. When ILIM is connected to VL, a default low-side current limit of 250mV
(typ) is used. If ILIM is connected to a voltage between
250mV and 3V, the low-side current limit is typically
1/5th the ILIM voltage.
The MAX1530/MAX1531s’ current limits are comparatively inaccurate, since the maximum load current is a
function of the MOSFETs’ on-resistances and the inductor value, as well as the accuracy of the two thresholds.
However, using MOSFET current sensing reduces both
cost and circuit size and increases efficiency, since
sense resistors are not needed.
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
LR2 is typically used to generate the TFT LCD gamma
reference voltage, which is usually 0.3V below the
source drive supply voltage.
LR2 is enabled when the step-down regulator is
enabled and the voltage on ONL2 exceeds ONL2 input
threshold (1.238V typ). (See the Startup Sequence
(ONL_,SEQ) section.) Each time it is enabled, the controller goes through a soft-start routine that ramps up its
internal reference DAC. (See the Soft-Start section).
Linear Regulator Controller (LR3)
LR3 is an analog gain block with an open-drain Nchannel output. It drives an external PNP pass transistor with a 6.8kΩ base-to-emitter resistor. Its guaranteed
base drive sink current is at least 2mA. The regulator,
including Q3 in Figure 1, uses a 0.47µF output capacitor and is designed to deliver 20mA at 25V. The regulator including Q3 in Figure 2 uses a 4.7µF output
capacitor and is designed to deliver 500mA at 10V.
For the MAX1531 (Figure 1), LR3 is typically used to generate the TFT LCD gate driver’s gate-on voltage. A sufficient input voltage can be produced using a
charge-pump circuit as shown in Figure 1. Note that the
voltage rating of the DRV3 output is 28V. If higher voltages are present, an external cascode NPN transistor
(Q6) should be used with the emitter connected to
DRV3, the base to VIN (which is the connection point of
C1 and R12 in Figure 1), and the collector to the base of
the PNP pass transistor (Figure 1). For the MAX1530
(Figure 2), LR3 is typically used to generate the TFT LCD
source drive supply voltage. The input for this regulator
can come directly from the input supply, be produced
from an external step-up regulator, or from an extra winding coupled to the main step-down regulator inductor.
LR3 is enabled when the step-down regulator is
enabled and the voltage on ONL3 exceeds the ONL3
input threshold (1.238V typ). (See the Startup Sequence
(ONL_,SEQ) section.) Each time it is enabled, the controller goes through a soft-start routine that ramps up its
internal reference DAC. (See the Soft-Start section.)
Source Drive Regulator Controller (LR4)
(MAX1531 Only)
LR4 is an analog gain block with an open-drain Nchannel output. It drives an external PNP pass transistor with a 1.5kΩ base-to-emitter resistor. Its guaranteed
base drive sink current is at least 10mA. The regulator
including Q4 in Figure 1 uses a 4.7µF output capacitor
and is designed to deliver 500mA at 10V. The regulator’s fast transient response allows it to handle brief
peak currents up to 2A.
20
LR4 is typically used to generate the TFT LCD source
drive supply voltage. The input for this regulator can
come directly from the input supply, be produced from
an external step-up regulator, or from an extra winding
coupled to the main step-down regulator inductor.
LR4 is enabled when the step-down regulator is
enabled and the voltage on ONL4 exceeds the ONL4
input threshold (1.238V typ). (See the Startup
Sequence (ONL_,SEQ) section.) Each time it is
enabled, the regulator goes through a soft-start routine
that ramps up its internal reference DAC from 0V to
1.238V (typ). (See the Soft-Start section.)
The standard application circuit in Figure 1 powers the
LR4 regulator directly from the input supply and uses
the MAX1531’s general-purpose overcurrent protection
function to protect the input supply from excessive load
currents. (See the Overcurrent Protection section.)
Gate-Off Regulator Controller (LR5) (MAX1531 Only)
LR5 is an analog gain block with an open-drain P-channel output. It drives an external NPN pass transistor
with a 6.8kΩ base-to-emitter resistor. Its guaranteed
base drive sink current is at least 2mA. The regulator
including Q5 in Figure 1 uses a 0.47µF output capacitor
and is designed to deliver 10mA at -10V.
LR5 is typically used to generate the TFT LCD gate driver’s gate-off voltage. A negative input voltage can be
produced using a charge-pump circuit as shown in
Figure 1. Use as many stages as necessary to obtain
the required output voltage.
LR5 is enabled when the step-down regulator is
enabled and the voltage on ONL5 exceeds the ONL5
input threshold (1.238V typ). (See the Startup
Sequence (ONL_,SEQ) section.) Each time it is
enabled, the regulator goes through a soft-start routine
that ramps down its internal reference DAC from VL to
125mV (typ). (See the Soft-Start section.)
Internal 5V Linear Regulator (VL)
All MAX1530/MAX1531 functions, except the thermal
sensor, are internally powered from the on-chip, lowdropout 5V regulator. The maximum regulator input
voltage (VIN) is 28V. Bypass the regulator’s output (VL)
with at least a 1µF ceramic capacitor to AGND. The
VIN-to-VL dropout voltage is typically 200mV, so when
VIN is less than 5.2V, VL is typically VIN - 200mV. The
internal linear regulator can source up to 30mA to supply the device, power the low-side gate driver, charge
the external boost capacitor, and supply small external
loads. When driving particularly large MOSFETs, little or
no regulator current may be available for external
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
EN > 1.24V
AND
VL > 3.5V
MAX1530/MAX1531
loads. For example, when switched at 500kHz, large
MOSFETs with a total of 40nC total gate charge would
require 40nC × 500kHz, which is approximately 20mA.
SEQ = HIGH
On/Off Control (EN)
The EN pin has an accurate 1.238V (typ) rising threshold with 5% hysteresis. The accurate threshold allows it
to be used to monitor the input voltage or other analog
signals of interest. If VEN voltage is less than its threshold, then the step-down regulator and all linear regulators are turned off. VL and the internal reference remain
active when EN is low to allow an accurate EN threshold. A rising edge on the pin clears any latched faults
except for a thermal fault, which is cleared only by
cycling the input power.
STEP-DOWN
REGULATOR
STARTUP
STEP-DOWN
SOFT-START
DONE
ONL3 > 1.24V
LR3
STARTUP
ONL4 > 1.24V
LR4
STARTUP
ONL5 > 1.24V
LR5
STARTUP
Figure 5. Startup Conditions
Undervoltage Lockout
If VL drops below 3.4V (typ), the MAX1530/MAX1531
assume that the supply voltage is too low to make valid
decisions. Therefore, the undervoltage lockout (UVLO)
circuitry turns off all the internal bias supplies. Switching
is inhibited, and the DL and DH gate drivers are forced
low. After VL rises above 3.5V (typ), the fault and thermal
shutdown latches are cleared and startup begins if EN is
above its threshold.
ONL2 > 1.24V
LR2
STARTUP
LR1
STARTUP
ONL_
CURRENT
SOURCES ON
SEQUENCE
BLOCK
ENABLED
ONLa
R3
150kΩ
ONLb
R2
75kΩ
ONLc
R1
51kΩ
ONLd
C1
0.1µF
SEQ
ONLa ONLb ONLc
5V
ONLd
Startup Sequence (ONL_, SEQ)
The MAX1530/MAX1531 are not enabled unless all four
of the following conditions are met: 1) VL exceeds the
UVLO threshold, 2) EN is above 1.238V, 3) the fault
latch is not set, and 4) the thermal shutdown latch is not
set. After all four conditions are met, the step-down controller starts switching and enables soft-start (Figure 5).
After the step-down regulator soft-start is done, the lowvoltage logic linear regulator controller (LR1) soft-starts.
The remaining linear regulator controllers and the
sequence block that can be used to control them are
enabled at the same time as the step-down regulator.
The SEQ logic input is used in combination with the
ONL_ pins to control the startup sequence. When SEQ
is high and the sequence block is enabled, each ONL_
pin sources 2µA (typ). When the voltage on an ONL_
pin reaches 1.238V (typ), its respective linear regulator
controller (LR_) is enabled. When SEQ is low or the
sequence block is not enabled, each ONL_ pin is connected to ground through a 1.5kΩ internal MOSFET.
The sequence block allows the user to program the
startup of LR2 to LR5 in any desired sequence. If no
capacitor is placed on an ONL_ pin, its LR_ controller
starts immediately after the sequence block is enabled
and SEQ goes high. Placing a 1.5nF capacitor on an
ONL_ pin provides about 1ms delay for the respective
1.238V
ONL_
ON
0V
OFF
OFF
LRa
ON
OFF
LRb
OFF
ON
OFF
LRc
LRd
OFF
ON
OFF
OFF
16ms
Figure 6. Single-Capacitor Sequence Configuration
LR_ controller. Placing different size capacitors on
each ONL_ pin allows any arbitrary startup sequence.
An arbitrary startup sequence can also be created with
a single capacitor (Figure 6). Capacitor C1, together
with the 8µA current (2µA per ONL_ pin), is chosen to
provide the desired delay for the controller that starts
last (ONLd). Using 0.1µF for C1 provides about 16ms
______________________________________________________________________________________
21
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
total delay. Because of the 6µA current flowing through
R1 (51kΩ), the voltage on ONLc is 0.31V greater than
the voltage on ONLd and it crosses the 1.238V threshold and enables its LR_ controller about 4ms before
ONLd’s controller. Similarly, the 4µA current through R2
(75kΩ) and the 2µA current through R3 (150kΩ) cause
their LR_ controllers to each start about 4ms before the
next one. Any desired sequence and delay can be programmed by calculating the charge rate of C1 and voltage drops across R1 through R3.
Soft-Start
The soft-start function controls the slew rate of the output voltages and reduces inrush currents during startup. Each regulator (step-down, LR1 to LR5) goes
through a soft-start routine after it is enabled. During
soft-start, the reference voltage for each positive regulator gradually ramps up from 0V to the internal reference in 32 steps. The reference voltage of the negative
regulator ramps down from VL to 125mV in 32 steps.
The total soft-start period for each regulator is 1024
clock cycles for 250kHz switching frequency and 2048
clock cycles for 500kHz switching frequency.
Reset
The MAX1530/MAX1531 include an open-drain timed
microprocessor supervisor function to ensure proper
startup of digital circuits. The RESET output asserts low
whenever RSTIN is less than the RSTIN trip threshold.
RESET also asserts low when VL is less than the VL
UVLO threshold, EN is low, or the thermal, undervoltage or overcurrent fault latches are set. RESET enters
the high-impedance state only after RSTIN remains
above the trip threshold for the duration of the reset
timeout period. The state of RESET has no effect on
other portions of the IC.
The RSTIN threshold (1.114V typ) is designed to allow
RSTIN to directly connect to any of the MAX1530/
MAX1531s’ feedback input pins, eliminating the need
for an additional resistive divider. Typically, RSTIN is
connected to FB or FBL1 to monitor the supply voltage
for digital logic ICs, but it can be used to monitor any
desired output voltage or it can even be used as a general-purpose comparator.
Fault Protection
Undervoltage Protection
After its soft-start is done, if the output of the main stepdown regulator or any of the linear-regulator outputs
(LR1 to LR5) are below 90% of their normal regulation
point, the MAX1530/MAX1531 activate an internal fault
timer. If the fault condition remains continuously for the
22
entire fault timer duration, the MAX1530/MAX1531 set
the fault latch, shutting down all the regulator outputs.
Undervoltage faults do not turn off VL. Once the fault
condition is removed, cycling the input voltage or
applying a rising edge on SEQ or EN clears the fault
latch and reactivates the device.
Thermal Protection
The thermal protection limits total power dissipation in
the MAX1530/MAX1531. If the junction temperature
exceeds +160°C, a thermal sensor immediately sets the
thermal fault latch, shutting off all the IC’s outputs
including VL, allowing the device to cool down. The only
way to clear the thermal fault latch is to cycle the input
voltage after the device cools down by at least 15°C.
Overcurrent Protection Block (CSH, CSL)
(MAX1531 Only)
The MAX1531 includes an uncommitted overcurrent
protection block that can be used to measure any input
or output current, using a current-sense resistor or
other sense element. If the measured current exceeds
the overcurrent protection threshold (300mV typ), the
MAX1531 immediately sets the undervoltage fault latch,
shutting down all the regulator outputs. Overcurrent
faults do not turn off VL. An internal lowpass filter prevents large current transients of short duration (less
than 50µs) from setting the latch. Once the overcurrent
condition is removed, cycling the input voltage clears
the fault latch and reactivates the device. A rising edge
on SEQ or EN also clears the fault latch.
In Figure 1’s circuit, the overcurrent protection is used
with the LR4 source driver regulator since that regulator
is powered directly from the input supply and has no
current limit of its own. The current-sense resistor is
placed in series with the input supply, before the linear
regulator’s external PNP pass transistor. CSH and CSL
are connected to the positive and negative sides of the
sense resistor.
Design Procedures
Main Step-Down Regulator
Inductor Selection
Three key inductor parameters must be specified:
inductance value (L), peak current (IPEAK), and DC
resistance (RDC). The following equation includes a
constant, LIR, which is the ratio of peak-to-peak inductor ripple current to DC load current. A higher LIR value
allows smaller inductance, but results in higher losses
and higher ripple. A good compromise between size
and losses is typically found at a 30% ripple current to
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
L=
VOUT × (VIN − VOUT )
VIN × fSW × ILOAD(MAX) × LIR
where ILOAD(MAX) is the maximum DC load current,
and the switching frequency fSW is 500kHz when FREQ
is tied to VL, and 250kHz when FREQ is tied to AGND.
The exact inductor value is not critical and can be
adjusted to make trade-offs among size, cost, and efficiency. Lower inductor values minimize size and cost,
but they also increase the output ripple and reduce the
efficiency due to higher peak currents. On the other
hand, higher inductor values increase efficiency, but at
some point increased resistive losses due to extra turns
of wire will exceed the benefit gained from lower AC
current levels.
The inductor’s saturation current must exceed the peak
inductor current. The peak current can be calculated by:
V
× (VIN − VOUT )
IRIPPLE = OUT
fSW × L × VIN
I
IPEAK = ILOAD(MAX) + RIPPLE
2
The inductor’s DC resistance should be low for good
efficiency. Find a low-loss inductor having the lowest
possible DC resistance that fits in the allotted dimensions. Ferrite cores are often the best choice, though
powdered iron is inexpensive and can work well at
250kHz. Shielded-core geometries help keep noise,
EMI, and switching waveform jitter low.
MOSFET Selection and Current-Limit Setting
The MAX1530/MAX1531s’ step-down controller drives
two external logic-level N-channel MOSFETs. Since the
RDS(ON) of each MOSFET is used as a sense resistor to
provide current-sense signals to the PWM, their
RDS(ON) values are important considerations in component selection.
The RDS(ON) of the high-side MOSFET (N1) provides an
inductor current-sense signal for current-mode operation and also provides a crude maximum current limit
during the high-side on-time that prevents runaway currents if the inductor saturates. The MOSFET voltage is
measured across the high-side MOSFET from VIN to LX
and is limited to 400mV (typ). To ensure the desired
output current with sufficient margin, choose a MOSFET
with RDS(ON) low enough that the peak current does
not generate more than 340mV across the MOSFET,
even when the MOSFET is hot. If the MOSFET’s
RDS(ON) is not specified at a suitable temperature, use
the maximum room temperature specification and add
0.5% per °C for the RDS(ON) increase with temperature:
IPEAK × RDS(ON)_ HOT < 340mV
To ensure stable operation of the current-mode PWM,
the minimum current-sense ripple signal should exceed
12mV. Since this value depends on the minimum
RDS(ON) of the high-side MOSFET, which is not typically a specified parameter, a good rule of thumb is to
choose the typical room temperature RDS(ON) about 2
times the amount needed for this:
IRIPPLE × RDS(ON)_ TYP > 24mV
For example, Figure 1’s circuit is designed for 1.5A and
uses a dual MOSFET (N1) for both the high-side and
low-side MOSFETs. Its maximum RDS(ON) at room temperature is 145mΩ and an estimate of its maximum
RDS(ON) at our chosen maximum temperature of +85°C
is 188mΩ. Since the inductor ripple current is 0.5A, the
peak current through the MOSFET is 1.75A. So the maximum peak current-sense signal is 330mV, which is less
than 340mV. Using the typical RDS(ON) of 113mΩ and
the ripple current of 0.5A, the current ripple signal for the
PWM is 56mV, much greater than the required 24mV.
The RDS(ON) of the low-side MOSFET (also N1) provides current-limit information during the low-side ontime that inhibits a high-side on-time if the MOSFET
voltage is too high. The voltage is measured across the
low-side MOSFET from PGND to LX and the threshold
is set by ILIM. To use the preset 250mV (typ) threshold,
connect ILIM to VL and choose a MOSFET with
RDS(ON) low enough that the “valley” current does not
generate more than 190mV across the MOSFET, even
when the MOSFET is hot. If the MOSFET’s RDS(ON) is
not specified at a suitable temperature, use the maximum room temperature specification and add 0.5% per
°C for the RDS(ON) increase with temperature:
IVALLEY = IOUT − IRIPPLE / 2
IVALLEY × RDS(ON)_ HOT < 190mV
If the MOSFET’s RDS(ON) is lower than necessary, there
is no need to adjust the current-limit threshold using
ILIM. If the MOSFET’s RDS(ON) is too high, adjust the
current-limit threshold using a resistive-divider between
______________________________________________________________________________________
23
MAX1530/MAX1531
load current ratio (LIR = 0.3), which corresponds to a
peak inductor current 1.15 times the DC load current:
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
VL and AGND at ILIM. The threshold is approximately
1/5th the voltage on ILIM over a range of 0.25V to 3V:
IVALLEY × RDS(ON)_ HOT < 0.2 × VILIM × (1− K)
the voltage drop across the capacitor’s ESR caused by
the current into and out of the capacitor:
VRIPPLE = VRIPPLE(ESR) + VRIPPLE(C)
VRIPPLE(ESR) = IRIPPLE × RESR
K is the accuracy of the current-limit threshold, which is
20% when the threshold is 250mV.
For example, Figure 1’s N1 MOSFET has a maximum
RDS(ON) at room temperature of 145mΩ and an estimate of its maximum at our chosen maximum temperature of +85°C is 188mΩ. Since the inductor ripple
current is 0.5A, the valley current through the MOSFET
is 1.25A. So the maximum valley current-sense signal is
235mV, which is too high to work with the 190mV minimum of the default current-limit threshold. Adding a
divider at ILIM (R12 and R13) adjusts the ILIM voltage to
1.7V and the current-limit threshold to 340mV, providing
more than adequate margin for threshold accuracy.
Input Capacitor
The input filter capacitor reduces peak currents drawn
from the power source and reduce noise and voltage
ripple on the input caused by the regulator’s switching.
It is usually selected according to input ripple current
requirements and voltage rating, rather than capacitance value. The input voltage and load current determine the RMS input ripple current (IRMS):
IRMS = ILOAD ×
VOUT × (VIN − VOUT )
VIN
The worst case is IRMS = 0.5 × ILOAD, which occurs at
VIN = 2 × VOUT.
For most applications, ceramic capacitors are used
because of their high ripple current and surge current
capabilities. For long-term reliability, choose an input
capacitor that exhibits less than +10°C temperature
rise at the RMS input current corresponding to the maximum load current.
Output Capacitor
The output capacitor and its equivalent series resistance (ESR) affect the regulator’s loop stability, output
ripple voltage, and transient response. The
Compensation Design section discusses the output
capacitance requirement based on the loop stability.
This section deals with how to determine the output
capacitance and ESR needs according to the ripple
voltage and load transient requirements.
The output voltage ripple has two components: variations in the charge stored in the output capacitor, and
24
VRIPPLE(C) =
IRIPPLE
8 × COUT × fSW
where COUT is the output capacitance, and RESR is the
ESR of the output capacitor. In Figure 1’s circuit, the
inductor ripple current is 0.5A. Assume the voltage-ripple requirement is 2% (peak-to-peak) of the 3.3V output, which corresponds to 66mV total peak-to-peak
ripple. Assuming that the ESR ripple component and
the capacitive ripple component each should be less
than 50% of the 66mV total peak-to-peak ripple, then
the ESR should be less than 66mΩ and the output
capacitance should be more than 7.6µF to meet the
total ripple requirement. A 22µF ceramic capacitor with
ESR (including PC board trace resistance) of 10mΩ is
selected for the standard application circuit in Figure 1,
which easily meets the voltage ripple requirement.
The step-down regulator’s output capacitance and ESR
also affect the voltage undershoot and overshoot when
the load steps up and down abruptly. The undershoot
and overshoot have three components: the voltage
steps caused by ESR, the voltage undershoot and
overshoot due to the current-mode control’s AC load
regulation, and the voltage sag and soar due to the
finite capacitance and inductor slew rate.
The amplitude of the ESR steps is a function of the load
step and the ESR of the output capacitor:
VESR _ STEP = ∆ILOAD × RESR
The amplitude of the sag due to the finite output capacitance and inductor slew rate is a function of the load
step, the output capacitor value, the inductor value, the
input-to-output voltage differential, and the maximum
duty cycle:
VSAG _ LC =
L × (∆ILOAD )2
2 × COUT × (VIN(MIN) × DMAX - VOUT )
The amplitude of the undershoot due to the AC load
regulation is a function of the high-side MOSFET
RDS(ON), the gain of the current-sense amplifier AVCS,
the change of the slope compensation during the undershoot (∆SCUNDER), the transconductance of the error
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
 A VCS × RDS(ON) × ∆ILOAD 
VOUT × 

 + ∆SCUNDER

VUNDER _ AC =
VFB × RCOMP × gm
Use the following to calculate the slope compensation
change during the sag:


V
∆SCUNDER = 437.5mV ×  DUNDER - OUT 
VIN 

where DUNDER is the duty cycle at the valley of the sag,
which is usually 50%.
The actual undershoot is always equal to or bigger than
the worst of VESR_STEP, VSAG_LC, and VUNDER_AC.
The amplitude of the soar due to the finite output
capacitance and inductor slew rate is a function of the
load step, the output capacitor value, the inductor
value, and the output voltage:
VSOAR _ LC =
L × (∆ILOAD )2
2 × COUT × VOUT
The amplitude of the overshoot due to the AC load regulation is:
VOVER _ AC =
 A VCS × RDS(ON) × ∆ILOAD 
VOUT × 

 + ∆SCOVER

VFB × RCOMP × gm
where ∆SCOVER is the change of the slope compensation during the overshoot, given by:
V

∆SCOVER = 437.5mV ×  OUT - DOVER 
 VIN

Operating Characteristics is 170mV. The voltage soar
due to finite capacitance and inductor slew rate is
155mV, and the voltage overshoot due to the AC load
regulation is 167mV. The total overshoot seen the in the
Typical Operating Characteristics is 200mV.
Compensation Design
The step-down controller of the MAX1530/MAX1531
uses a peak current-mode control scheme that regulates the output voltage by forcing the required current
through the inductor. The MAX1530/MAX1531 use the
voltage across the high-side MOSFET’s R DS(ON) to
sense the inductor current. Using the current-sense
amplifier’s output signal and the amplified feedback
voltage sensed at FB, the control loop sets the peak
inductor current by:
IPEAK =
VOUT(SET) × RDS(ON) × A VCS
where VFB = 1.238V is the FB regulation voltage, AVCS
is the gain of the current-sense amplifier (3.5 typical),
AVEA is the DC gain of the error amplifier (2000 typ),
VOUT(SET) is the output voltage set point, and RDS(ON)
is the on-resistance of the high-side MOSFET.
The total DC loop gain (ADC) is approximately:
ADC =
VFB × RLE × A VEA
VOUT(SET) × RDS(ON) × A VCS
RLE is the equivalent load resistance, given by:
 V
  L × f
OUT
SW 
RLE = 

 || 
 ILOAD(MAX)  n × D' - D 
In the above equation, D’ = 1 - D, n is a factor determined by the slope compensation mc and the inductor
current ramp m1, as shown below:
n = 1+
where DOVER is the duty cycle at the peak of the overshoot, which is typically 0%.
Similarly, the actual overshoot is always equal to or bigger than the worst of V ESR_STEP , V SOAR_LC , and
VOVER_AC.
Given the component values in the circuit of Figure 1,
during a 1.5A step load transient, the voltage step due to
capacitor ESR is negligible. The voltage sag due to finite
capacitance and inductor slew rate is 81mV, and the
voltage undershoot due to the AC load regulation is
170mV. The total undershoot seen in the Typical
(VOUT - VOUT(SET) ) × VFB × A VEA
mC
m1
The slope compensation of the MAX1530/MAX1531 is
219mV/µs. The inductor current ramp is a function of
the input voltage, output voltage, inductance, high-side
MOSFET on-resistance RDS(ON), and the gain of the
current-sense amplifier AVCS, and is:
m1 =
VIN - VOUT
× RDS(ON) × A VCS
L
______________________________________________________________________________________
25
MAX1530/MAX1531
amplifier gm, the compensation resistor RCOMP, the FB
regulation VFB, and the output voltage set point VOUT:
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
Current-mode control has the effect of splitting the
complex pole pair of the output LC filter into a single
low-frequency pole and a single high-frequency pole.
The low-frequency current-mode pole depends on output capacitor COUT and the equivalent load resistance
RLE, given by the following:
fPOLE(LOW) =
1
2π × RLE × COUT
The high-frequency current-mode pole is given by:
fPOLE(HIGH) =
fSW
2π × n × D'
The COMP pin, which is the output of the IC’s internal
transconductance error amplifier, is used to stabilize
the control loop. A series resistor (R11) and capacitor
(C10) are connected between COMP and AGND to
form a pole-zero pair. Another pole-zero pair can be
added by connecting a feed-forward capacitor (C23) in
parallel with feedback resistor R1. The compensation
resistor and capacitors are selected to optimize the
loop stability.
The compensation capacitor (C10) creates a dominant
pole at very low frequency (a few hertz). The zero
formed by R11 and C10 cancels the low-frequency current-mode pole. The zero formed by R1 and C23 cancels the high-frequency current-mode pole and
introduces a preferable higher frequency pole. In applications where ceramic capacitors are used, the ESR
zero is usually not a concern because the ESR zero
occurs at very high frequency. If the ESR zero does not
occur at a frequency at least one decade above the
crossover, connect a second parallel capacitor (C2)
between COMP and AGND to cancel the ESR zero. The
component values shown in the standard application
circuits (Figure 1 and 2) yield stable operation and fast
transient response over a broad range of input-to-output voltages.
To design a compensation network for other components or applications, use the following procedure to
achieve stable operation:
1) Select the crossover frequency f CROSSOVER
(bandwidth) to be 1/5th the switching frequency
fSW or less:
f
fCROSSOVER ≤ SW
5
26
Unnecessarily high bandwidth can increase noise
sensitivity while providing little benefit. Good transient response with low amounts of output capacitance is achieved with a crossover frequency
between 20kHz and 100kHz. The series compensation capacitor (C10) generates a dominant pole that
sets the desired crossover frequency. Determine
C10 using the following expression:
C10 ≈
gm × ADC
2π × fCROSSOVER × A VEA
where gm is the error amplifier’s transconductance
(100µS typ).
2) The compensation resistor R11, together with capacitor C10, provides a zero that is used to cancel the
low-frequency current-mode pole. Determine R11
using the following expression:
R11 ≈
1
2π × fPOLE(LOW) × C10
3) Because the error amplifier has limited output current (16µA typ), small values of R11 can prevent the
error amplifier from providing an immediate COMP
voltage change required for good transient response
with minimal output capacitance. If the calculated
R11 value is less than 100kΩ, use 100kΩ and recalculate C10 using the following formula:
C10 ≈
1
2π × fPOLE(LOW) × 100kΩ
Changing C10 also changes the crossover frequency; the new crossover frequency is:
fCROSSOVER =
gm × ADC
2π × C10 × A VEA
The calculated crossover frequency should be less
than 1/5th the switching frequency. There are two
ways to lower the crossover frequency if the calculated value is greater than 1/5th the switching frequency: increase the high-side MOSFET R DS(ON ), or
increase the output capacitance. Increasing RDS(ON)
reduces the DC loop gain, which results in lower
crossover frequency. Increasing output capacitance
reduces the frequency of the lower low-frequency
current-mode pole, which also results in lower
crossover frequency. The following formula gives the
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
fCROSSOVER =
gm × VFB × R11
2π × A VCS × VOUT(SET) × COUT × RDS(ON)
Change one or both of these circuit parameters to
obtain the desired crossover. Recalculate ADC and
repeat steps 1 to 3 after making the changes.
4) If fPOLE(HIGH) is less than the crossover frequency,
cancel the pole with a feed-forward zero. Determine the
value of C23 (feedback capacitor) using the following:
C23 ≈
1
2π × fPOLE(HIGH) × R1
C23 also forms a secondary pole with R1 and R2
given by the following:
fPOLE _ SEC =
1
2π × (R1 || R2) × C23
The frequency of this pole should be above the
crossover frequency for loop stability. The position of
this pole is related to the high-frequency currentmode pole, which is determined by the inductor current ramp signal. The inductor current ramp signal
must satisfy the following condition to ensure the
pole occurs above the crossover frequency:
m1 >
2π × D' × R2 × fCROSSOVER × mC
R
1
+
( R2) × fSW - 2π × D' × R2 × fCROSSOVER
If the frequency of the secondary pole is below the
crossover frequency, the frequency of the secondary
pole must be moved higher, or the crossover frequency must be moved lower. There are two ways to
increase the frequency of the secondary pole:
increase the high-side MOSFET RDS(ON), or reduce
the step-down inductance, L. As explained before, for
given input and output voltages, the current ramp signal is proportional to the high-side MOSFET RDS(ON),
and inversely proportional to the inductance. If the
pole occurs below the crossover frequency, the current feedback signal is too small. Increasing RDS(ON)
or reducing the inductance can increase the current
feedback signal. To lower the crossover frequency,
use the methods described in step 3. Repeat steps 1
to 4 after making the changes.
5) For most applications using tantalum or polymer
capacitors, the output capacitor’s ESR forms a second zero that occurs either below or close to the
crossover frequency. The zero must be cancelled
with a pole. Verify the frequency of the output capacitor’s ESR zero, which is:
fZERO(ESR) =
1
2π × COUT × RESR
where RESR is the ESR of the output capacitor COUT.
If the output capacitor’s ESR zero does not occur
well after the crossover, add the parallel compensation capacitor (C2) to form another pole to cancel the
ESR zero. Calculate the value of C2 using:
C2 ≈
C10
2π × fZERO(ESR) × R11 × C10 - 1
Applications using ceramic capacitors usually have
ESR zeros that occur at least one decade above the
crossover. Since the ESR zero of ceramic capacitors
has little effect on the loop stability, it does not need to
be cancelled.
The following is an example. In the circuit of Figure 1,
the input voltage is 12V, the output voltage is set to
3.3V, the maximum load current is 1.5A, the typical onresistance of the high-side MOSFET is 100mΩ, and the
inductor is 10µH. The calculated equivalent load resistance is 1.67Ω. The DC loop gain is:
ADC ≈
1.238V × 1.67Ω × 2000
= 4180
3.3V × 100mΩ × 3.5
If the chosen crossover frequency is 20kHz (step 1):
C10 ≈
100µS × 4180
≈ 1.7nF
2π × 20kHz × 2000
With a 22µF output capacitor, the output pole of the
step-down regulator is (step 2):
fPOLE(OUT) =
1
= 4.3kHz
2π × 22µF × 1.67Ω
Calculate R11 using:
R11 ≈
1
= 22kΩ
2π × 4.3kHz × 1.7nF
______________________________________________________________________________________
27
MAX1530/MAX1531
crossover frequency as a function the MOSFET
RDS(ON) and the output capacitance:
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
Because R11 is less than 100kΩ, use 100kΩ for R11
and recalculate C10 as (step 3):
C10 ≈
1
= 370pF
2π × 4.3kHz × 100kΩ
Use the standard value of 470pF for C10 and recalculate the crossover frequency as:
fCROSSOVER ≈
100µS × 4180
= 70.8kHz
2π × 470pF × 2000
Since the crossover frequency is less than 1/5th the switching frequency, 470pF is an acceptable value for C10.
Because the high-frequency pole of the current-mode
control is at 64kHz, the feed-forward capacitor is (step 4):
C23 ≈
1
= 140pF
2π × 64kHz × 17.8kΩ
Use a standard value of 150pF for C23. The pole
formed by C23, R1 and R2 occur at 159kHz, above the
70.8kHz crossover frequency.
Because a ceramic output capacitor is used in the circuit of Figure1, the ESR zero occurs well above the
crossover frequency, so no additional compensation
capacitor (C2) is needed (step 5).
Output Voltage Selection
The MAX1530/MAX1531 step-down regulator’s output
voltage can be adjusted by connecting a resistive voltage-divider from the output to AGND with the center
tap connected to FB (Figure 1). Select R2 in the 5kΩ to
50kΩ range. Calculate R1 with the following equation:
V

R1 = R2 ×  OUT − 1
 VFB

where VFB = 1.238V, and VOUT may vary from 1.238V
to approximately 0.6 × VIN (VIN is up to 28V).
Boost-Supply Diode
A signal diode, such as the 1N4148, works well in most
applications. If the input voltage goes below 6V, use a
small 100mA Schottky diode for slightly improved efficiency and dropout characteristics. Do not use power
diodes, such as the 1N5817 or 1N4001, since high
junction capacitance can charge up VL to excessive
voltages.
28
Charge Pumps
Selecting the Number of Charge-Pump Stages
For highest efficiency, always choose the lowest number of charge-pump stages that meet the output
requirement. The number of positive charge-pump
stages is given by:
V
+V
−V
NPOS = POS DROPOUT IN
VIN − 2 × VD
where NPOS is the number of positive charge-pump
stages, VPOS is the positive charge-pump output, VIN is
the input voltage of the step-down regulator, VD is the
forward voltage drop of the charge-pump diode, and
VDROPOUT is the dropout margin for the linear regulator. Use VDROPOUT = 0.3V.
The number of negative charge-pump stages is given by:
NNEG =
−VNEG + VDROPOUT
VIN − 2 × VD
where NNEG is the number of negative charge-pump
stages, VNEG is the negative charge-pump output, VIN
is the input voltage of the step-down regulator, VD is
the forward voltage drop of the charge-pump diode,
and VDROPOUT is the dropout margin for the linear regulator. Use VDROPOUT = 0.3V.
The above equations are derived based on the
assumption that the first stage of the positive charge
pump is connected to VIN and the first stage of the
negative charge pump is connected to ground.
Sometimes fractional stages are more desirable for better efficiency. This can be done by connecting the first
stage to VOUT or another available supply. If the first
stage of the positive charger pump is powered from the
output of the step-down regulator VOUT, then the equation becomes:
NPOS =
−VPOS + VDROPOUT − VOUT
VIN − 2 × VD
If the first stage of the negative charge pump is powered from the output of the step-down regulator VOUT,
then the equation becomes:
NNEG =
−VNEG + VDROPOUT + VOUT
VIN − 2 × VD
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
VCX > N x VIN
where N is the stage number in which the flying capacitor appears, and VIN is the input voltage of the stepdown regulator.
Charge-Pump Output Capacitors
Increasing the output capacitance or decreasing the
ESR reduces the charge pump output ripple voltage
and the peak-to-peak transient voltage. With ceramic
capacitors, the output voltage ripple is dominated by
the capacitance value. Use the following equation to
approximate the required capacitor value:
COUT ≥
ILOAD
2fOSCVRIPPLE
where VRIPPLE is the peak-to-peak value of the output
ripple.
Charge-Pump Rectifier Diodes
Use low-cost silicon switching diodes with a current rating equal to or greater than 2 times the average
charge-pump input current. If it helps avoid an extra
stage, some or all of the diodes can be replaced with
Schottky diodes with an equivalent current rating.
Linear Regulator Controllers
Output Voltage Selection
Adjust the positive linear regulator (LR1 to LR4) output
voltages by connecting a resistive voltage-divider from
the output to AGND with the center tap connected to
FBL_ (Figure 1). Select the lower resistor of the divider
in the 10kΩ to 30kΩ range. Calculate the upper resistor
with the following equation:
[(
)
]
RUPPER = RLOWER × VOUT _ / VFBL _ − 1
where VFBL_ is 1.238V (typ).
Adjust the negative linear regulator (LR5) output voltage by connecting a resistive voltage-divider from
VGOFF to VL with the center tap connected to FBL5
(Figure 1). Select R29 in the 10kΩ to 30kΩ range.
Calculate R28 with the following equation:
[
]
R28 = R29 × (VFBL5 − VGOFF ) /(VL − VFBL5 )
where VFBL5 = 125mV and VL = 5.0V.
Pass Transistor Selection
The pass transistor must meet specifications for DC
current gain (hFE), collector-emitter saturation voltage,
and power dissipation. The transistor’s current gain limits the guaranteed maximum output current to:

V 
ILOAD(MAX) =  IDRV − BE  × hFE
RBE 

where IDRV is the minimum guaranteed base drive current, VBE is the base-emitter voltage of the pass transistor, and RBE is the pullup resistor connected between
the transistor’s base and emitter. Furthermore, the transistor’s current gain increases the linear regulator’s DC
loop gain (see the Stability Requirements section),
which may destabilize the output. Therefore, transistors
with current gain over 300 at the maximum output current can be difficult to stabilize and are not recommended unless the high gain is needed to meet the
load current requirements.
The transistor’s saturation voltage at the maximum output current determines the minimum input-to-output
voltage differential that the linear regulator supports.
Also, the package’s power dissipation limits the usable
maximum input-to-output voltage differential. The maximum power dissipation capability of the transistor’s
package and mounting must exceed the actual power
dissipation in the device. The power dissipation equals
the maximum load current (ILOAD(MAX)) times the maximum input-to-output voltage differential:
P = ILOAD(MAX) × (VLRIN(MAX) − VLROUT )
where VLRIN(MAX) is the maximum input voltage of the
linear regulator, and VLROUT is the output voltage of the
linear regulator.
Output Voltage Ripple
Ideally, the output voltage of a linear regulator should
not contain any ripple. In the MAX1530/MAX1531, the
step-down regulator’s switching noise can couple to
the linear regulators, creating output voltage ripple.
Following the PC board layout guidelines in the PC
Board Layout and Grounding section can significantly
reduce noise coupling. If there is still an unacceptable
______________________________________________________________________________________
29
MAX1530/MAX1531
Flying Capacitors
Increasing the flying capacitor value lowers the effective source impedance and increases the output current capability. Increasing the capacitance indefinitely
has a negligible effect on output current capability
because the internal switch resistance and the diode
impedance place a lower limit on the source impedance. A 0.1µF ceramic capacitor works well in most
low-current applications. The voltage rating for a given
flying capacitor (CX) must exceed the following:
MAX1530/MAX1531
Multiple-Output Power-Supply Controllers for
LCD Monitors
amount of ripple after the PC board layout has been
optimized, consider increasing output capacitance.
Adding more capacitance does not eliminate the ripple,
but proportionally reduces the amplitude of the ripple. If
increasing the output capacitance is not desirable
because of space or cost concerns, then consider
slowing the turn-on of the step-down DC-to-DC
MOSFETs. Slower turn-on leads to smoother LX rising
and falling edges and consequently reduces the
switching noise. When slowing down MOSFET turn-on,
ensure the turn-off time is not affected. Otherwise, the
adaptive dead-time circuitry may not work properly and
shoot-through may occur. See the MOSFET Gate
Drivers section for details on how to slow down the
turn-on of both DH and DL.
Stability Requirements
The MAX1530/MAX1531 linear-regulator controllers use
an internal transconductance amplifier to drive an
external pass transistor. The transconductance amplifier, the pass transistor, the base-emitter resistor, and
the output capacitor determine loop stability. The following applies equally to all linear regulators in the
MAX1530 and MAX1531. Any differences are highlighted where appropriate.
The transconductance amplifier regulates the output
voltage by controlling the pass transistor’s base current. The total DC loop gain is approximately:
 4  I
×h 
A V(LR) ≈   × 1+ BIAS FE  × VREF
ILOAD 
 VT  
where VT is 26mV at room temperature, ILOAD is the
output current of the linear regulator, VREF is the linear
regulator’s internal reference voltage, and IBIAS is the
current through the base-to-emitter resistor (RBE). Each
of the linear regulator controllers is designed for a different maximum output current so they have different
output drive currents and different bias currents (IBIAS).
Each controller’s bias current can be found in the
Electrical Characteristics. The current listed in the
Conditions column for the FBL_ regulation voltage
specification is the individual controller’s bias current.
The base-to-emitter resistor for each controller should
be chosen to set the correct IBIAS:
RBE =
VBE
IBIAS
amplifier delay, the pass transistor’s input capacitance,
and the stray capacitance at the feedback node create
additional poles in the system, and the output capacitor’s
ESR generates a zero. For proper operation, use the following steps to ensure the linear regulator’s stability:
1) First, calculate the dominant pole set by the linear
regulator’s output capacitor and the load resistor:
fPOLE(LR) =
1
2πCLRRLOAD
where CLR is the output capacitance of the linear
regulator and RLOAD is the load resistance corresponding to the maximum load current.
The unity-gain crossover of the linear regulator is:
f CROSSOVER = A V(LDO)f POLE(LDO)
2) The pole created by the internal amplifier delay is
about 1MHz:
fPOLE( AMP) ≅ 1MHz
3) Next, calculate the pole set by the transistor’s input
capacitance, the transistor’s input resistance, and
the base-to-emitter pullup resistor:
fPOLE(CIN ) =
where CIN =
1
2πCIN (RBE || RIN )
gm
h
, RIN = Rπ = FE , gm is the
2πfT
gm
transconductance of the pass transistor, and fT is the
transition frequency. Both parameters can be found
in the transistor’s data sheet.
Because RBE is much greater than RIN, the above
equation can be simplified:
fPOLE(CIN ) ≈
1
2πCINRIN
The equation can be further simplified:
f
fPOLE(CIN ) = T
hFE
The output capacitor and the load resistance create the
dominant pole in the system. However, the internal
30
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
1
2πCFBL1(R9 || R10)
1
fPOLE(FBL2) =
2πCFBL2 (R18 || R19)
1
fPOLE(FBL3) =
2πCFBL3 (R25 || R26)
1
fPOLE(FBL4) =
and
2πCFBL4 (R22 || R23)
1
fPOLE(FBL5) =
2πCFBL5 (R28 || R29)
fPOLE(FBL1) =
5) Next, calculate the zero caused by the output
capacitor’s ESR:
fESR _ ZERO =
1
2πCLRRESR
where RESR is the equivalent series resistance of CLR.
6) To ensure stability, choose CLR large enough so that
the crossover occurs well before the poles and zero
calculated in steps 2) to 5). The poles in steps 3)
and 4) generally occur at several megahertz and
using ceramic capacitors ensures the ESR zero
occurs at several megahertz as well. Placing the
crossover below 500kHz is sufficient to avoid the
amplifier-delay pole and generally works well, unless
unusual component choices or extra capacitances
move the other poles or zero below 1MHz.
PC Board Layout and Grounding
Careful PC board layout is important for proper operation. Use the following guidelines for good PC board
layout:
1) Place the high-power components of the step-down
regulator (input capacitors, MOSFETs, inductor,
and output capacitors) first, with any grounded
connections adjacent. Connect these components
with short, wide traces. Avoid using vias in the
high-current paths. If vias are unavoidable, use
many vias in parallel to reduce resistance and
inductance.
2) Create islands for the analog ground (AGND),
power ground (PGND), and individual linear regulator grounds. Connect all these ground areas
(islands) together at only one location, which is a
via connected to the backside pad of the device.
All voltage-feedback dividers should be connected
to the analog ground island. The step-down regulator’s input and output capacitors, and the charge
pump components should be a wide power ground
plane. The power ground plane should be connected to the power ground pin (PGND) with a wide
trace. Maximizing the width of the power ground
traces improves efficiency, and reduces output
voltage ripple and noise spikes. All other ground
connections, such as the VL and IN pin bypass
capacitor and the linear regulator output capacitors, should be star-connected to the backside of
the device with wide traces. Make no other connections between these separate ground planes.
3) Place the IN pin and VL pin bypass capacitors
within 5mm from the IC and connect them to their
respective pins with short, direct connections.
4) Since both MOSFETs are used for current sensing,
care must be taken to ensure that noise and DC
errors do not corrupt the sense signals. Place both
MOSFETs close to the IC. Connect PGND to the
source of the low-side MOSFET with a short, wide
trace. Connect DL to the gate of the low-side MOSFET with a short, wide trace. Ensure that the traces
from DL to low-side MOSFET to PGND total no
more than 50 squares. Connect LX close to the
connection point between the low-side and highside MOSFETs with a short, wide trace. Connect
DH to the gate of the high-side MOSFET with a
short, wide trace. Ensure that the traces from DH to
high-side MOSFET to LX total no more than 50
squares (50 squares corresponds to 20 mils wide if
the total trace is 1in long).
5) Place all feedback voltage-divider resistors as
close to their respective feedback pins as possible.
The divider’s center trace should be kept short.
Placing the resistors far away causes their FB
traces to become antennas that can pick up
switching noise. Care should be taken to avoid running any feedback trace near LX or the switching
nodes in the charge pumps.
6) Minimize the length and maximize the width of the
traces between the output capacitors and the load
for best transient responses.
7) Minimize the size of the LX node while keeping it
wide and short. Keep the LX node away from feedback nodes and analog ground. Use DC traces as
shield if necessary.
______________________________________________________________________________________
31
MAX1530/MAX1531
4) Next, calculate the pole set by each linear regulator’s feedback resistance and the capacitance
(CFBL_) between FBL_ and AGND (approximately
5pF including stray capacitance):
Multiple-Output Power-Supply Controllers for
LCD Monitors
DRV1
FBL1
EN
AGND
VL
IN
FREQ
SEQ
32
31
30
29
28
27
26
25
1
24
BST
FBL2
2
23
DH
FBL3
3
22
LX
DRV3
4
21
DL
MAX1530
MAX1531
14
15
16
ILIM
ONL2
ONL3
13
ONL4*
17
FB
18
8
COMP
7
12
FBL4*
DRV4*
11
ONL5*
RSTIN
PGND
19
RESET
20
6
9
5
CSL*
10
CSH*
FBL5*
Chip Information
TRANSISTOR COUNT: 5600
PROCESS: BiCMOS
DRV2
DRV5*
MAX1530/MAX1531
Pin Configuration
* = N.C. FOR MAX1530
THIN QFN
32
______________________________________________________________________________________
Multiple-Output Power-Supply Controllers for
LCD Monitors
b
CL
0.10 M C A B
D2/2
D/2
PIN # 1
I.D.
QFN THIN.EPS
D2
0.15 C A
D
k
0.15 C B
PIN # 1 I.D.
0.35x45
E/2
E2/2
CL
(NE-1) X e
E
E2
k
L
DETAIL A
e
(ND-1) X e
CL
CL
L
L
e
e
0.10 C
A
C
0.08 C
A1 A3
PROPRIETARY INFORMATION
TITLE:
PACKAGE OUTLINE
16, 20, 28, 32L, QFN THIN, 5x5x0.8 mm
APPROVAL
COMMON DIMENSIONS
DOCUMENT CONTROL NO.
REV.
21-0140
C
1
2
EXPOSED PAD VARIATIONS
NOTES:
1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994.
2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
3. N IS THE TOTAL NUMBER OF TERMINALS.
4. THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1
SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE
ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
5. DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm
FROM TERMINAL TIP.
6. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY.
7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION.
8. COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
9. DRAWING CONFORMS TO JEDEC MO220.
10. WARPAGE SHALL NOT EXCEED 0.10 mm.
PROPRIETARY INFORMATION
TITLE:
PACKAGE OUTLINE
16, 20, 28, 32L, QFN THIN, 5x5x0.8 mm
APPROVAL
DOCUMENT CONTROL NO.
REV.
21-0140
C
2
2
Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are
implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.
Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 ____________________ 33
© 2003 Maxim Integrated Products
Printed USA
is a registered trademark of Maxim Integrated Products.
MAX1530/MAX1531
Package Information
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information
go to www.maxim-ic.com/packages.)