CYPRESS CY14E256L

CY14E256L
PRELIMINARY
256-Kbit (32K x 8) nvSRAM
Features
Functional Description
• 25 ns and 45 ns Access Times
• “Hands-off” Automatic STORE on Power Down with
external 68µF capacitor
• STORE to QuantumTrap® Nonvolatile Elements is
initiated by Software, Hardware or Autostore® on
Power-down
• RECALL to SRAM Initiated by Software or Power-up
• Infinite READ, WRITE and RECALL Cycles
• 15 mA Typical ICC at 200 ns Cycle Time
• 1,000,000 STORE Cycles to QuantumTrap
The Cypress CY14E256L is a fast static RAM with a nonvolatile element in each memory cell. The embedded nonvolatile
elements incorporate QuantumTrap technology producing the
world’s most reliable nonvolatile memory. The SRAM provides
Infinite read and write cycles, while independent, nonvolatile
data resides in the highly reliable QuantumTrap cell. Data
transfers from the SRAM to the nonvolatile elements (the
STORE operation) takes place automatically at power down.
On power-up, data is restored to the SRAM (the RECALL
operation) from the nonvolatile memory. Both the STORE and
RECALL operations are also available under software control.
A hardware STORE may be initiated with HSB pin.
• 100-Year Data Retention to QuantumTrap
• Single 5V Operation +10%
• Commercial Temperature
• SOIC Package
• RoHS Compliance
Logic Block Diagram
VCC
Quantum Trap
512 X 512
A5
STATIC RAM
ARRAY
512 X 512
DQ 3
DQ 4
DQ 5
DQ 6
STORE/
RECALL
CONTROL
HSB
A13 - A 0
COLUMN I/O
INPUT BUFFERS
DQ 2
RECALL
SOFTWARE
DETECT
DQ 0
DQ 1
POWER
CONTROL
STORE
ROW DECODER
A6
A7
A8
A9
A 11
A 12
A 13
A 14
VCAP
COLUMN DEC
A 0 A 1 A 2 A 3 A 4 A 10
DQ 7
OE
CE
WE
Cypress Semiconductor Corporation
Document #: 001-06968 Rev. *C
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised November 28, 2006
[+] Feedback
PRELIMINARY
CY14E256L
Pin Configurations
V CAP
1
32
V CC
A 14
2
31
HSB
A 12
3
30
WE
A7
4
29
A 13
A6
5
28
A8
A5
6
27
A9
A4
7
26
A 11
A3
8
32 - Lead SOIC
25
9
Top View
OE
NC
24
NC
A2
10
(Not To Scale)
23
A 10
A1
11
22
CE
A0
12
21
DQ 7
DQ0
13
20
DQ 6
DQ1
14
19
DQ 5
DQ2
15
18
DQ 4
V SS
16
17
DQ 3
Pin Definitions
Pin Name
I/O Type
A0–A14
Input
Description
Address Inputs used to select one of the 32,768 bytes of the nvSRAM.
DQ0-DQ7 Input/Output Bidirectional Data I/O lines. Used as input or output lines depending on operation.
WE
Input
Write Enable Input, active LOW. When selected LOW, enables data on the I/O pins to be written to
the address location latched by the falling edge of CE.
CE
Input
Chip Enable Input, active LOW. When LOW, selects the chip. When HIGH, deselects the chip.
OE
Input
Output Enable, active LOW. The active LOW OE input enables the data output buffers during read
cycles. Deasserting OE HIGH causes the I/O pins to tri-state.
VSS
Ground
VCC
Ground for the device. Should be connected to ground of the system.
Power Supply Power Supply inputs to the device.
HSB
Input/Output Hardware Store Busy. When low this output indicates a Hardware Store is in progress. When pulled
low external to the chip it will initiate a nonvolatile STORE operation. A weak internal pull-up resistor
keeps this pin high if not connected. (Connection Optional)
VCAP
Power Supply Autostore® Capacitor. Supplies power to nvSRAM during power loss to store data from SRAM to
nonvolatile elements.
NC
No Connect No Connects. This pin is not connected to the die.
Document #: 001-06968 Rev. *C
Page 2 of 16
[+] Feedback
PRELIMINARY
Device Operation
The CY14E256L nvSRAM is made up of two functional
components paired in the same physical cell. These are a
SRAM memory cell and a nonvolatile QuantumTrap cell. The
SRAM memory cell operates as a standard fast static RAM.
Data in the SRAM can be transferred to the nonvolatile cell
(the STORE operation), or from the nonvolatile cell to SRAM
(the RECALL operation). This unique architecture allows all
cells to be stored and recalled in parallel. During the STORE
and RECALL operations SRAM READ and WRITE operations
are inhibited. The CY14E256L supports Infinite reads and
writes just like a typical SRAM. In addition, it provides Infinite
RECALL operations from the nonvolatile cells and up to
1 million STORE operations.
CY14E256L
A STORE operation will be initiated with power provided by the
VCAP capacitor.
Figure 1 shows the proper connection of the storage capacitor
(VCAP) for automatic store operation. Refer to the DC Characteristics table for the size of VCAP. The voltage on the VCAP pin
is driven to 5V by a charge pump internal to the chip. A pull-up
should be placed on WE to hold it inactive during power-up.
SRAM Read
The CY14E256L performs a READ cycle whenever CE and
OE are low while WE and HSB are high. The address specified
on pins A0–14 determines which of the 32,768 data bytes will
be accessed. When the READ is initiated by an address
transition, the outputs will be valid after a delay of tAA (READ
cycle #1). If the READ is initiated by CE or OE, the outputs will
be valid at tACE or at tDOE, whichever is later (READ cycle #2).
The data outputs will repeatedly respond to address changes
within the tAA access time without the need for transitions on
any control input pins, and will remain valid until another
address change or until CE or OE is brought high, or WE or
HSB is brought low.
SRAM Write
Figure 1. AutoStore® Mode
A WRITE cycle is performed whenever CE and WE are low
and HSB is high. The address inputs must be stable prior to
entering the WRITE cycle and must remain stable until either
CE or WE goes high at the end of the cycle. The data on the
common I/O pins I/O0–7 will be written into the memory if it is
valid tSD before the end of a WE controlled WRITE or before
the end of an CE controlled WRITE. It is recommended that
OE be kept high during the entire WRITE cycle to avoid data
bus contention on common I/O lines. If OE is left low, internal
circuitry will turn off the output buffers tHZWE after WE goes
low.
AutoStore Operation
The CY14E256L stores data to nvSRAM using one of three
storage operations. These three operations are Hardware
Store, activated by HSB, Software Store, activated by an
address sequence, and AutoStore, on device power down.
AutoStore operation is a unique feature of QuantumTrap
technology and is enabled by default on the CY14E256L.
During normal operation, the device will draw current from VCC
to charge a capacitor connected to the VCAP pin. This stored
charge will be used by the chip to perform a single STORE
operation. If the voltage on the VCC pin drops below VSWITCH,
the part will automatically disconnect the VCAP pin from VCC.
Document #: 001-06968 Rev. *C
Figure 2. System Power Mode
Page 3 of 16
[+] Feedback
PRELIMINARY
In system power mode (Figure 2), both VCC and VCAP are
connected to the +5V power supply without the 68-µF
capacitor. In this mode the AutoStore function of the
CY14E256L will operate on the stored system charge as
power goes down. The user must, however, guarantee that
VCC does not drop below 3.6V during the 10-ms STORE cycle.
If an automatic STORE on power loss is not required, then VCC
can be tied to ground and + 5V applied to VCAP (Figure 3). This
is the AutoStore Inhibit mode, in which the AutoStore function
is disabled. If the CY14E256L is operated in this configuration,
references to VCC should be changed to VCAP throughout this
data sheet. In this mode, STORE operations may be triggered
through software control or the HSB pin. It is not permissible
to change between these three options “on the fly”.
CY14E256L
tDELAY. During tDELAY, multiple SRAM READ operations may
take place. If a WRITE is in progress when HSB is pulled low
it will be allowed a time, tDELAY, to complete. However, any
SRAM WRITE cycles requested after HSB goes low will be
inhibited until HSB returns high.
The HSB pin can be used to synchronize multiple CY14E256L
while using a single larger capacitor. To operate in this mode
the HSB pin should be connected together to the HSB pins
from the other CY14E256L. An external pull-up resistor to +5V
is required since HSB acts as an open-drain pull-down. The
VCAP pins from the other CY14E256L parts can be tied
together and share a single capacitor. The capacitor size must
be scaled by the number of devices connected to it. When any
one of the CY14E256L detects a power loss and asserts HSB,
the common HSB pin will cause all parts to request a STORE
cycle (a STORE will take place in those CY14E256L that have
been written since the last nonvolatile cycle).
During any STORE operation, regardless of how it was
initiated, the CY14E256L will continue to drive the HSB pin
low, releasing it only when the STORE is complete. Upon
completion of the STORE operation the CY14E256L will
remain disabled until the HSB pin returns high.
If HSB is not used, it should be left unconnected.
Hardware RECALL (Power-up)
During power-up, or after any low-power condition (VCC <
VSWITCH), an internal RECALL request will be latched. When
VCC once again exceeds the sense voltage of VSWITCH, a
RECALL cycle will automatically be initiated and will take
tHRECALL to complete.
If the CY14E256L is in a WRITE state at the end of power-up
RECALL, the SRAM data will be corrupted. To help avoid this
situation, a 10-Kohm resistor should be connected either
between WE and system VCC or between CE and system VCC.
Figure 3. AutoStore Inhibit Mode
To reduce unnecessary nonvolatile stores, AutoStore and
Hardware Store operations will be ignored unless at least one
WRITE operation has taken place since the most recent
STORE or RECALL cycle. Software initiated STORE cycles
are performed regardless of whether a WRITE operation has
taken place. The HSB signal can be monitored by the system
to detect an AutoStore cycle is in progress. (In the above
Figures 1, 2 and 3 * indicates that If HSB is not used, it should
be left unconnected.)
Hardware STORE (HSB) Operation
The CY14E256L provides the HSB pin for controlling and
acknowledging the STORE operations. The HSB pin can be
used to request a hardware STORE cycle. When the HSB pin
is driven low, the CY14E256L will conditionally initiate a
STORE operation after tDELAY. An actual STORE cycle will
only begin if a WRITE to the SRAM took place since the last
STORE or RECALL cycle. The HSB pin also acts as an
open-drain driver that is internally driven low to indicate a busy
condition while the STORE (initiated by any means) is in
progress.
SRAM READ and WRITE operations that are in progress
when HSB is driven low by any means are given time to
complete before the STORE operation is initiated. After HSB
goes low, the CY14E256L will continue SRAM operations for
Document #: 001-06968 Rev. *C
Software STORE
Data can be transferred from the SRAM to the nonvolatile
memory by a software address sequence. The CY14E256L
software STORE cycle is initiated by executing sequential
CE-controlled READ cycles from six specific address locations
in exact order. During the STORE cycle an erase of the
previous nonvolatile data is first performed, followed by a
program of the nonvolatile elements. Once a STORE cycle is
initiated, further input and output are disabled until the cycle is
completed.
Because a sequence of READs from specific addresses is
used for STORE initiation, it is important that no other READ
or WRITE accesses intervene in the sequence, or the
sequence will be aborted and no STORE or RECALL will take
place.
To initiate the software STORE cycle, the following READ
sequence must be performed:
1. Read address 0x0E38, Valid READ
2. Read address 0x31C7, Valid READ
3. Read address 0x03E0, Valid READ
4. Read address 0x3C1F, Valid READ
5. Read address 0x303F, Valid READ
6. Read address 0x0FC0, Initiate STORE cycle
Page 4 of 16
[+] Feedback
PRELIMINARY
CY14E256L
The software sequence may be clocked with CE-controlled
READs or OE-controlled READs. Once the sixth address in
the sequence has been entered, the STORE cycle will
commence and the chip will be disabled. It is important that
READ cycles and not WRITE cycles be used in the sequence,
although it is not necessary that OE be low for the sequence
to be valid. After the tSTORE cycle time has been fulfilled, the
SRAM will again be activated for READ and WRITE operation.
Software RECALL
Data can be transferred from the nonvolatile memory to the
SRAM by a software address sequence. A software RECALL
cycle is initiated with a sequence of READ operations in a
manner similar to the software STORE initiation. To initiate the
RECALL cycle, the following sequence of CE-controlled
READ operations must be performed:
Figure 4. Current vs. Cycle Time (READ)
1. Read address 0x0E38, Valid READ
2. Read address 0x31C7, Valid READ
3. Read address 0x03E0, Valid READ
4. Read address 0x3C1F, Valid READ
5. Read address 0x303F, Valid READ
6. Read address 0x0C63, Initiate RECALL cycle
Internally, RECALL is a two-step procedure. First, the SRAM
data is cleared, and second, the nonvolatile information is
transferred into the SRAM cells. After the tRECALL cycle time
the SRAM will once again be ready for READ and WRITE
operations. The RECALL operation in no way alters the data
in the nonvolatile elements.
Data Protection
The CY14E256L protects data from corruption during
low-voltage conditions by inhibiting all externally initiated
STORE and WRITE operations. The low voltage condition is
detected when VCC < VSWITCH. If the CY14E256L is in a
WRITE mode (both CE and WE low) at power-up, after a
RECALL, or after a STORE, the WRITE will be inhibited until
a negative transition on CE or WE is detected. This protects
against inadvertent writes during power-up or brown-out
conditions.
Figure 5. Current vs. Cycle Time (WRITE)
ICC and READ/WRITE cycle time. Worst-case current
consumption is shown for both CMOS and TTL input levels
(commercial temperature range, VCC = 5.5V, 100% duty cycle
on chip enable).Only standby current is drawn when the chip
is disabled. The overall average current drawn by the
CY14E256L depends on the following items:
1. The duty cycle of chip enable.
2. The overall cycle rate for accesses.
3. The ratio of READs to WRITEs.
4. CMOS vs. TTL Input Levels.
5. The operating temperature.
6. The VCC level.
Noise Considerations
7. I/O loading.
The CY14E256L is a high-speed memory and so must have a
high-frequency bypass capacitor of approximately 0.1 µF
connected between VCC and VSS, using leads and traces that
are as short as possible. As with all high-speed CMOS ICs,
careful routing of power, ground, and signals will reduce circuit
noise.
Preventing STOREs
Low Average Active Power
CMOS technology provides the CY14E256L the benefit of
drawing significantly less current when it is cycled at times
longer than 50 ns. Figure 4 shows the relationship between
The STORE function can be disabled on the fly by holding HSB
high with a driver capable of sourcing 30 mA at a VOH of at
least 2.2V, as it will have to overpower the internal pull-down
device that drives HSB low for 20 µs at the onset of a STORE.
When the CY14E256L is connected for AutoStore operation
(system VCC connected to VCC and a 68-µF capacitor on
VCAP) and VCC crosses VSWITCH on the way down, the
CY14E256L will attempt to pull HSB low; if HSB doesn’t
actually get below VIL,the part will stop trying to pull HSB low
and abort the STORE attempt.
Table 1. Hardware Mode Selection
CE
WE
HSB
A13–A0
Mode
I/O
Power
H
X
H
X
Not Selected
Output High-Z
Standby
L
H
H
X
Read SRAM
Output Data
Active
L
L
H
X
Write SRAM
Input Data
Active
X
X
L
X
Nonvolatile STORE
Output High-Z
ICC2
Document #: 001-06968 Rev. *C
Page 5 of 16
[+] Feedback
PRELIMINARY
Maximum Ratings
CY14E256L
Package Power Dissipation
Capability (TA = 25°C) ................................................... 1.0W
(Above which the useful life may be impaired. For user guidelines, not tested.)
Surface Mount Lead Soldering
Temperature (3 Seconds) .......................................... +260°C
Storage Temperature ................................. –65°C to +150°C
Output Short Circuit Current [1] .................................... 15 mA
Ambient Temperature with
Power Applied............................................. –55°C to +125°C
Static Discharge Voltage.......................................... > 2001V
(per MIL-STD-883, Method 3015)
Supply Voltage on VCC Relative to GND.......... –0.5V to 7.0V
Latch-up Current.................................................... > 200 mA
Voltage Applied to Outputs
in High-Z State .......................................–0.5V to VCC + 0.5V
Operating Range
Input Voltage ............................................ –0.5V to Vcc+0.5V
Transient Voltage (<20 ns) on
Any Pin to Ground Potential...................–2.0V to VCC + 2.0V
Range
Commercial
Ambient Temperature
VCC
0°C to +70°C
4.5V to 5.5V
DC Electrical Characteristics Over the Operating Range (VCC = 4.5V to 5.5V) [2]
Parameter
Description
Test Conditions
Min.
Max.
Unit
ICC1
Average VCC Current
tRC = 25 ns
Commercial
tRC = 45 ns
Dependent on output loading and cycle rate.
Values obtained without output loads. IOUT = 0mA.
97
70
mA
mA
mA
ICC2
Average VCC Current
during STORE
All Inputs Don’t Care, VCC = Max.
Average current for duration tSTORE
3
mA
ICC3
Average VCC Current at WE > (VCC – 0.2). All other inputs cycling.
tAVAV = 200 ns, 5V,
Dependent on output loading and cycle rate. Values obtained
25°C typical
without output loads.
15
mA
ICC4
Average VCAP Current All Inputs Don’t Care, VCC = Max.
during AutoStore Cycle Average current for duration tSTORE
2
mA
ISB
VCC Standby Current
1.5
mA
IIX
-1
+1
µA
IOZ
Input Leakage Current VCC = Max., VSS < VIN < VCC
Off-State Output
VCC = Max., VSS < VIN < VCC,
Leakage Current
CE or OE > VIH
-5
+5
µA
CE > (VCC – 0.2). All others VIN < 0.2V or > (VCC – 0.2V).
Standby current level after nonvolatile cycle is complete.
Inputs are static. f = 0MHz.
VIH
Input HIGH Voltage
2.2
VCC + 0.5
V
VIL
Input LOW Voltage
VSS – 0.5
0.8
V
VOH
Output HIGH Voltage
IOUT = –2 mA
VOL
Output LOW Voltage
IOUT = 4 mA
2.4
V
0.4
V
Capacitance [3]
Parameter
Description
CIN
Input Capacitance
COUT
Output Capacitance
Test Conditions
TA = 25°C, f = 1 MHz,
VCC = 0 to 3.0V
Max.
Unit
5
pF
7
pF
Notes:
1. Outputs shorted for no more than one second. No more than one output shorted at a time.
2. Typical conditions for the Active Current shown on the front page of the data sheet are average values at 25°C (room temperature), and VCC = 5V. Not 100% tested.
3. These parameters are guaranteed but not tested.
Document #: 001-06968 Rev. *C
Page 6 of 16
[+] Feedback
PRELIMINARY
CY14E256L
Thermal Resistance [3]
Parameter
ΘJA
ΘJC
32-SOIC
Unit
Thermal Resistance
Test conditions follow standard test methods and procedures
(Junction to Ambient) for measuring thermal impedance, per EIA / JESD51.
Description
Test Conditions
TBD
°C/W
Thermal Resistance
(Junction to Case)
TBD
°C/W
AC Test Loads
R1 480Ω
5.0V
OUTPUT
30 pF
R2
255Ω
AC Test Conditions
Input Pulse Levels .................................................. 0 V to 3 V
Input Rise and Fall Times (10% - 90%)........................ <5 ns
Input and Output Timing Reference Levels ................... 1.5 V
Document #: 001-06968 Rev. *C
Page 7 of 16
[+] Feedback
PRELIMINARY
CY14E256L
AC Switching Characteristics
Parameter
25ns part
Cypress
Alt.
Parameter Parameter
Description
Min.
45ns part
Max.
Min.
Max.
Unit
45
ns
SRAM Read Cycle
tACE
tACS
Chip Enable Access Time
tRC [4]
tRC
Read Cycle Time
[5]
tAA
Address Access Time
25
45
ns
tOE
Output Enable to Data Valid
10
20
ns
tAA
tDOE
[5]
25
25
45
ns
tOH
Output Hold After Address Change
5
5
ns
tLZCE [6]
tLZ
Chip Enable to Output Active
5
5
ns
tHZCE [6]
tOHA
tHZ
Chip Disable to Output Inactive
tLZOE
[6]
tOLZ
Output Enable to Output Active
tHZOE
[6]
tOHZ
Output Disable to Output Inactive
tPU[ 3]
tPA
Chip Enable to Power Active
tPD [3]
tPS
Chip Disable to Power Standby
10
15
0
0
10
ns
15
0
0
25
ns
ns
ns
45
ns
SRAM Write Cycle
tWC
tWC
Write Cycle Time
25
45
ns
tPWE
tWP
Write Pulse Width
20
30
ns
tSCE
tCW
Chip Enable To End of Write
20
30
ns
tSD
tDW
Data Set-Up to End of Write
10
15
ns
tHD
tDH
Data Hold After End of Write
0
0
ns
tAW
tAW
Address Set-Up to End of Write
20
30
ns
tSA
tAS
Address Set-Up to Start of Write
0
0
ns
tWR
Address Hold After End of Write
0
0
ns
tWZ
Write Enable to Output Disable
tOW
Output Active after End of Write
tHA
tHZWE
[6,7]
tLZWE [6]
10
14
5
5
ns
ns
AutoStore/Power-Up RECALL
CY14E256L
Parameter
Description
Min.
Max.
Unit
Power-Up RECALL Duration
550
µs
tSTORE [9]
STORE Cycle Duration
10
ms
VSWITCH
Low Voltage Trigger Level
4.0
tVCCRISE
VCC Rise Time
150
tHRECALL
[8]
4.5
V
µs
Notes:
4. WE must be HIGH during SRAM Read Cycles.
5. Device is continuously selected with CE and OE both Low.
6. Measured ±200mV from steady state output voltage.
7. If WE is Low when CE goes Low, the outputs remain in the high-impedance state.
8. tHRECALL starts from the time VCC rises above VSWITCH.
9. If an SRAM Write has not taken place since the last non-volatile cycle, no STORE will take place.
Document #: 001-06968 Rev. *C
Page 8 of 16
[+] Feedback
PRELIMINARY
CY14E256L
Software Controlled STORE/RECALL Cycle [10,11]
25ns part
Parameter
Description
Min.
tRC
STORE/RECALL Initiation Cycle Time
tAS
Address Set-Up Time
tCW
Clock Pulse Width
tGLAX
Address Hold Time
20
tRECALL
RECALL Duration
45ns part
Max.
25
Min.
Max.
Unit
45
ns
0
0
ns
20
30
ns
20
ns
20
20
µs
Hardware STORE Cycle
CY14E256L
Parameter
tSTORE
[6]
Min
STORE Cycle Duration
tDELAY [12]
tRESTORE
Description
[13]
Time allowed to complete SRAM Cycle
Hardware STORE Pulse Width
tHLBL
Hardware STORE Low to STORE Busy
Unit
10
ms
µs
1
Hardware STORE High to Inhibit Off
tHLHX
Max
700
ns
15
ns
300
ns
Switching Waveforms
tRC
ADDRESS
t AA
t OH
DQ (DATA OUT)
DATA VALID
Figure 6. SRAM Read Cycle #1: Address Controlled [4, 5, 14]
Notes:
10. The software sequence is clocked with CE controlled READs.
11. The six consecutive addresses must be read in the order listed in the Mode Selection table. WE must be HIGH during all six consecutive cycles.
12. Read and Write cycles in progress before HSB are given this amount of time to complete.
13. tRESTOREis only applicable after tSTORE is complete.
14. HSB must remain HIGH during READ and WRITE cycles.
Document #: 001-06968 Rev. *C
Page 9 of 16
[+] Feedback
PRELIMINARY
CY14E256L
Switching Waveforms (continued)
tRC
ADDRESS
tACE
tLZCE
CE
tPD
tHZCE
OE
tLZOE
DQ (DATA OUT)
tHZOE
tDOE
DATA VALID
t PU
ACTIVE
STANDBY
ICC
Figure 7. SRAM Read Cycle #2: CE Controlled [4,14]
tWC
ADDRESS
tHA
tSCE
CE
tAW
tSA
tPWE
WE
tSD
tHD
DATA VALID
DATA IN
tHZWE
DATA OUT
PREVIOUS DATA
HIGH IMPEDANCE
tLZWE
Figure 8. SRAM Write Cycle #1: WE Controlled [14,15]
Note:
15. CE or WE must be > VIH during address transitions.
Document #: 001-06968 Rev. *C
Page 10 of 16
[+] Feedback
PRELIMINARY
CY14E256L
Switching Waveforms (continued)
tWC
ADDRESS
CE
WE
tHA
tSCE
tSA
tAW
tPWE
tSD
DATA IN
DATA OUT
tHD
DATA VALID
HIGH IMPEDANCE
Figure 9. SRAM Write Cycle #2: CE Controlled
Document #: 001-06968 Rev. *C
Page 11 of 16
[+] Feedback
PRELIMINARY
CY14E256L
Switching Waveforms (continued)
VCC
VSWITCH
VRESET
AutoStore
POWER-UP RECALL
tRESTORE
tVSBL
tSTORE
HSB
tDELAY
DQ (DATA OUT)
POWER UP
RECALL
BROWN OUT
NO STROKE
BROWN OUT
AutoStore TM
BROWN OUT
AutoStore TM
NO RECALL
(VCC DID NOT GO
BELOW VRESET)
NO RECALL
(VCC DID NOT GO
BELOW VRESET)
RECALL WHEN
VCC RETURNS
ABOVE VSWITCH
(NO SRAM WRITES)
Figure 10. AutoStore/Power-Up RECALL
Document #: 001-06968 Rev. *C
Page 12 of 16
[+] Feedback
PRELIMINARY
CY14E256L
Switching Waveforms (continued)
tRC
ADDRESS # 1
ADDRESS
tSA
tSCE
CE
ADDRESS # 6
tGLAX
OE
a
a
a
a
a
a
a
a
a
a
a a
tRC
DQ (DATA)
a
a
t STORE / t RECALL
DATA VALID
DATA VALID
HIGH IMPEDANCE
Figure 11. CE-controlled Software STORE/RECALL Cycle [11]
tSTORE
tHLBL
a
a
HSB (OUT)
tHLHX
a
a
HSB (IN)
HIGH IMPEDANCE
HIGH IMPEDANCE
DQ (DATA OUT)
DATA VALID
a
a
t DELAY
DATA VALID
Figure 12. Hardware STORE Cycle
Document #: 001-06968 Rev. *C
Page 13 of 16
[+] Feedback
PRELIMINARY
CY14E256L
PART NUMBERING NOMENCLATURE
CY 14 E 256 L- SZ 25 X C T
Option:
T - Tape & Reel
Blank - Std.
Temperature:
C - Commercial (0 to 70°C)
Pb-Free
Speed:
25 - 25 ns
45 - 45 ns
Package:
SZ - 32 SOIC
Data Bus:
L - x8
Density:
256 - 256 Kb
Voltage:
E - 5.0V
NVSRAM
14 - AutoStore + Software Store + Hardware Store
Cypress
Document #: 001-06968 Rev. *C
Page 14 of 16
[+] Feedback
PRELIMINARY
CY14E256L
Ordering Information
Speed
(ns)
Ordering Code
Package
Diagram
Operating
Range
25
CY14E256L-SZ25XCT
51-85127
32-pin SOIC (Pb-Free)
Commercial
45
CY14E256L-SZ45XCT
51-85127
32-pin SOIC (Pb-Free)
Commercial
Package Type
Package Diagrams
32-pin (300-Mil) SOIC (51-85127)
PIN 1 ID
16
1
REFERENCE JEDEC MO-119
0.405[10.287]
0.419[10.642]
17
MIN.
MAX.
DIMENSIONS IN INCHES[MM]
0.292[7.416]
0.299[7.594]
PART #
S32.3 STANDARD PKG.
SZ32.3 LEAD FREE PKG.
32
SEATING PLANE
0.810[20.574]
0.822[20.878]
0.090[2.286]
0.100[2.540]
0.004[0.101]
0.050[1.270]
TYP.
0.026[0.660]
0.032[0.812]
0.014[0.355]
0.020[0.508]
0.004[0.101]
0.0100[0.254]
0.021[0.533]
0.041[1.041]
0.006[0.152]
0.012[0.304]
51-85127-*A
AutoStore and QuantumTrap are registered trademarks of Simtek Corporation.All products and company names mentioned in
this document are the trademarks of their respective holders.
Document #: 001-06968 Rev. *C
Page 15 of 16
© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use
of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be
used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its
products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress
products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
[+] Feedback
PRELIMINARY
CY14E256L
Document History Page
Document Title: CY14E256L 256-Kbit (32K x 8) nvSRAM
Document Number: 001-06968
REV.
ECN NO.
Issue
Date
Orig. of
Change
Description of Change
**
427789
See ECN
TUP
New Data Sheet
*A
437321
See ECN
TUP
Show Data Sheet on external Web
*B
472053
See ECN
TUP
Updated Part Numbering Nomenclature and Ordering Information
*C
503290
See ECN
PCI
Changed from “Advance” to “Preliminary”
Changed the term “Unlimited” to “Infinite”
Changed ICC3 value from 10mA to 15mA
Removed Industrial Grade mention
Removed 35ns speed bin
Removed Icc1 values from the DC table for 35 ns Industrial Grade
Corrected VIL min. spec from (VCC - 0.5) to (VSS - 0.5)
Removed all references pertaining to OE controlled “Software STORE and
RECALL” operation
Changed the address locations of the software STORE/RECALL command
Updated “Part Nomenclature Table” and “Ordering InformationTable”
Document #: 001-06968 Rev. *C
Page 16 of 16
[+] Feedback