Datasheet

PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
Features
Description
ÎÎ25MHz crystal or reference clock input
ÎÎProgrammable output amplitude and slew rate
The PI6CFGL201B is a 2-output very low power 100MHz frequency generator for PCIe Gen 1, 2 and 3 applications with integrated output terminations providing Zo=100Ω. The device has
2 output enables for clock management and supports 2 different
spread spectrum levels in addtion to spread off. The device also
has one 1.8V LVCMOS REF1.8 output.
ÎÎCycle-to-cycle jitter (typ.) ~ 30ps
Applications
ÎÎ100MHz low power HCSL or LVDS compatible outputs
ÎÎPCIe 3.0, 2.0 and 1.0 compliant
ÎÎSelectable spread spectrum of -0.25%, -0.5% and no spread
ÎÎSupply voltage of 3.3V+/-10%
ÎÎPCIe 3.0/2.0/1.0 clock generation
ÎÎOutput supply voltage of 1.8V
XTAL_IN 1
OE1#
VDDO1.8
GND
SS_EN_tri
24-TQFN
GNDXTAL
ÎÎAvailable in lead-free package:
CKPWRGD_PD#
Pin Configuration (24-Pin TQFN)
ÎÎIndustrial ambient operating temperature
24 23 22 21 20 19
18 CLK1#
17 CLK1
XTAL_OUT 2
16 VDDA3.3
VDDXTAL 3
SADR/REF1.8 4
15 GNDA
VDDREF1.8 5
14 CLK0#
GNDDIG 6
XTAL_IN or Ref CLK
XTAL_OUT
OE0#
VDDO1.8
GND
SCLK_3.3
9 10 11 12
SDATA_3.3
8
VDDDIG3.3
Block Diagram
13 CLK0
7
REF1.8
OSC
OE(1:0)#
I
+
+
SS Capable PLL
t
CLK0
CLK0#
u
SADR
SS_EN_tri
CKPWRGD_PD#
SDATA_3.3
SCLK_3.3
All trademarks are property of their respective owners.
15-0070
+
CLK1
CLK1#
CONTROL
LOGIC
www.pericom.com
1
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
SMBus Address Selection Table
State of SADR on first application of CKPWRGD_PD#
SADR
Address
+ Read/Write Bit
0
1101000
1/0
1
1101010
1/0
First rise edge
CKPWRGD_PD#
SADR/REF1.8
Input
Output
Typ. 6us
Power Management Table
CLKx
CKPWRGD_PD#
SMBus OE bit
0
x
Low
Low
Hi-Z1
1
1
Running
Running
Running
1
0
Low
Low
Low
True O/P
REF1.8
Comp. O/P
Note:
1. REF1.8 is Hi-Z until the 1st assertion of CKPWRGD_PD# high. After this, when CKPWRG_PD# is low, REF1.8 is Low.
CLKx
CKPWRGD_PD#
OE (Pin)
OE (SMBus bit)
0
X
x
Low
Low
1
0
0
Low
Low
1
0
1
Running
Running
1
1
0
Low
Low
1
1
1
Low
Low
All trademarks are property of their respective owners.
15-0070
www.pericom.com
2
True O/P
PI6CFGL201B
Comp. O/P
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
Pin Description
Pin#
Pin Name
Type
Description
1
XTAL_IN
Input
Crystal input or reference input clock, Nominally 25.00MHz.
2
XTAL_OUT
Output
Crystal output.
3
VDDXTAL
Power
3.3V Power supply for XTAL.
4
SADR/REF1.8
Input/Output
Latch to select SMBus Address/1.8V LVCMOS REF1.8 output. This pin has an internal
pull-down.
5
VDDREF1.8
Power
Power supply for the REF1.8 output
6
GNDDIG
Power
Ground pin for digital circuitry
7
VDDDIG3.3
Power
3.3V digital power (dirty power)
8
SCLK_3.3
Input
Clock pin of SMBus circuitry, 3.3V tolerant.
9
SDATA_3.3
Input/Output
Data pin for SMBus circuitry, 3.3V tolerant.
10
GND
Power
Ground pin.
11
VDDO1.8
Power
Power supply, nominal 1.8V, range 1.05V~3.3V.
12
OE0#
Input
Active low input for enabling CLK0 pair 0. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
13
CLK0
Output
Differential true clock output
14
CLK0#
Output
Differential Complementary clock output
15
GNDA
Power
Ground pin for the PLL core.
16
VDDA3.3
Power
3.3V power for the PLL core.
17
CLK1
Output
Differential true clock output
18
CLK1#
Output
Differential Complementary clock output
19
OE1#
Input
Active low input for enabling CLK1 pair 1. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
20
VDDO1.8
Power
Power supply, nominal 1.8V, range 1.05V~3.3V.
21
GND
Power
Ground pin.
22
CKPWRGD_
PD#
Input
Input notifies device to sample latched inputs and start up on first high assertion. Low
enters Power Down Mode, subsequent high assertions exit Power Down Mode. This
pin has internal pull-up resistor.
23
SS_EN_tri
Input
Latched select input to select spread spectrum amount at initial power up :
1 = -0.5% spread, M = -0.25%, 0 = Spread Off
This pin has an internal pull-down.
24
GNDXTAL
Power
GND for XTAL
Typical Crystal Requirement
Parameter
Test Conditions
Mode of Oscillation
Min.
Type
Max.
Units
Fundamental
Frequency
25
MHz
Equivalent Series Resistance (ESR)
Ω
Shunt Capacitance
pF
Recommended Crystal Specification
a) FL2500047, SMD 3.2X2.5(4P), 25MHz, CL=18pF, +/-20ppm, http://www.pericom.com/pdf/datasheets/se/FL.pdf
b) FY2500091, SMD 5x3.2(4P), 25MHz, CL=18pF, +/-30ppm, http://www.pericom.com/pdf/datasheets/se/FY_F9.pdf
All trademarks are property of their respective owners.
15-0070
www.pericom.com
3
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
Maximum Ratings
(Above which useful life may be impaired. For user guidelines, not tested.)
Supply Voltage to Ground Potential.......................................................4.6V
All Inputs and Output......................................................-0.5V toVDD+0.5V
Ambient Operating Temperature............................................ -40 to +85°C
Storage Temperature........................................................... –65°C to +150°C
Junction Temperature........................................................................... 125°C
Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress
rating only and functional operation of the device at these or any
other conditions above those indicated in the operational sections
of this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect reliability.
Soldering Temperature.......................................................................... 260°C
ESD Protection (Input)............................................................2000V(HBM)
Electrical Characteristics–Current Consumption
(TA = -40~85oC; VDD = 3.3V +/-10%; VDDO = 1.8V +/-10%, See Test Loads for Loading Conditions)
Symbol
IDDAOP
Parameters
Condition
Operating Supply Current
1
IDDOP
Min.
Type
Max.
Units
VDDA3.3, PLL Mode, All outputs active
@100MHz
29
38
mA
Total power consumption, All outputs active
@100MHz
36
43
mA
IDDSUSP
Suspend Supply Current1
VDDxxx, CKPWRGD_PD# = 0, Wake-On-LAN
enabled
4.5
8
mA
IDDPD
Powerdown Current1,2
CKPWRGD_PD#=0
1.3
1.8
mA
Max.
Units
55
%
Notes:
1. Guaranteed by design and characterization, not 100% tested in production.
2. Assuming REF1.8 is not running in power down state.
Electrical Characteristics–Differential Output Duty Cycle, Jitter, and Skew
Characterisitics
(TA = -40~85oC; VDD = 3.3V +/-10%; VDDO = 1.8V +/-10%, See Test Loads for Loading Conditions)
Symbol
Parameters
tDC
Duty Cycle1
tsk
Skew, Output to Output
VT = 50%
50
ps
tjcyc-cyc
Jitter, Cycle to cycle1
PLL mode
50
ps
1
Condition
Min.
Measured differentially, PLL Mode
45
Type
Notes:
1. Guaranteed by design and characterization, not 100% tested in production.
All trademarks are property of their respective owners.
15-0070
www.pericom.com
4
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
Electrical Characteristics–Input/Supply/Common Parameters–Normal Operating
Conditions
(TA = -40~85oC; VDD = 3.3V +/-10%; VDDO = 1.8V +/-10%, See Test Loads for Loading Conditions)
Symbol
Parameters
VDDX
VDDO
TA
Condition
Min.
Type
Max.
Units
Supply Voltage1
Supply voltage for core, analog
3.0
3.3
3.6
V
Supply Voltage
Supply voltage outputs
1.05
1.8
3.3
V
-40
25
85
°C
1
Ambient Operating
Temperature1
VIH
Input High Voltage1
Single-ended inputs, except SMBus, SS_EN_tri
0.65 VDD
VDD +0.3
V
VIM
Input Mid Voltage1
SS_EN_tri
0.4 VDD
0.6 VDD
V
VIL
Input Low Voltage
Single-ended inputs, except SMBus, SS_EN_tri
-0.3
0.35 VDD
V
Single-ended inputs, except SS_EN_tri
0.5 VDD
0.6 VDD
V
Single-ended inputs, except SS_EN_tri
0.4 VDD
0.5 VDD
V
0.2 VDD
V
VT+
VT-
1
Schmitt Trigger Postive
Going Threshold Voltage1
Schmitt Trigger Negative
Going Threshold Voltage1
VH
Hysteresis Voltage1
VT+ - VT-
0.05 VDD
VOH
Output High Voltage1
Single-ended outputs, except SMBus. IOH =
-2mA
VDD
-0.45
VOL
Outputt Low Voltage1
Single-ended outputs, except SMBus. IOL =
-2mA
Single-ended inputs, VIN = GND, VIN = VDD
(exclude XTAL_IN pin)
IIN
VIN = 0 V; Inputs with internal pull-up resistors
IINP
VIN = VDD; Inputs with internal pull-down
resistors
fin
Input Frequency1
Lpin
Pin Inductance
Cout
V
-5
5
uA
-200
200
uA
XTAL, or XTAL_IN
26
MHz
7
nH
5
pF
6
pF
0.6
1
ms
31.500
33
kHz
3
clocks
300
us
23
25
1
Capacitance1
tSTAB
Clock output Stabilization1, 2
f MODIN
Input SS Modulation
Frequency1
tLATOE#
OE# Latency1, 3
tDRVPD
Tdrive_PD#1, 3
All trademarks are property of their respective owners.
15-0070
0.45
Single-ended inputs
Input Current1
CIN
V
Control Inputs
1.5
Output pin capacitance
From VDD Power-Up and after input clock
stabilization or de-assertion of CKPWRGD_
PD# to 1st clock
Allowable Frequency
(Triangular Modulation)
CLK start after OE# assertion
CLK stop after OE# deassertion
30
1
CLK output enable after
CKPWRGD_PD# de-assertion
www.pericom.com
5
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
Electrical Characteristics–Input/Supply/Common Parameters–Normal Operating
Conditions Cont...
Symbol
Parameters
Condition
tF
Fall time1, 2
tR
Rise time
VILSMB
SMBus Input Low Voltage
VIHSMB
SMBus Input High Voltage
VOLSMB
SMBus Output Low Voltage
@ IPULLUP
IPULLUP
SMBus Sink Current
@ VOL
4
VDDSMB
Nominal Bus Voltage
3.3V bus voltage
2.7
tRSMB
SCLK/SDATA Rise Time1
tFSMB
SCLK/SDATA Fall Time
f MAXSMB
1, 2
Min.
Type
Max.
Units
Control inputs
5
ns
Control inputs
5
ns
0.8
V
3.6
V
0.4
V
1
2.1
1
1
1
1
1
SMBus Operating
Frequency1, 5
mA
3.6
V
(Max VIL - 0.15) to (Min VIH + 0.15)
1000
ns
(Min VIH + 0.15) to (Max VIL - 0.15)
300
ns
Maximum SMBus operating frequency
400
kHz
Note:
1. Guaranteed by design and characterization, not 100% tested in production.
2. Control input must be monotonic from 20% to 80% of input swing. Input Frequency Capacitance
3. Time from deassertion until outputs are >200 mV
4. The differential input clock must be running for the SMBus to be active
Electrical Characteristics–CLK 0.7V Low Power HCSL Outputs
(TA = -40~85oC; VDD = 3.3V +/-10%; VDDO = 1.8V +/-10%, See Test Loads for Loading Conditions)
Symbol
Parameters
trf
Slew rate1, 2, 3
Δtrf
Slew rate matching
Slew rate matching, Scope averaging on
VOH
Voltage High
VOL
Voltage Low1, 7
Statistical measurement on single-ended signal
using oscilloscope math function. (Scope averaging
on)
Vmax
Max Voltage1
Measurement on single ended signal using
Vmin
Min Voltage
absolute value. (Scope averaging off)
-300
mV
Vswing
Vswing
Scope averaging off
300
mV
5, 7
Scope averaging off
250
Crossing Voltage (var)1, 6
Scope averaging off
Vcross_abs
Δ-Vcross
1, 2, 4
1, 7
1
1, 2, 7
Crossing Voltage (abs)
1,
Condition
Min.
Type
Max.
Units
Scope averaging on 1.5V/ns setting
0.9
1.4
1.9
V/ns
Scope averaging on 3.0V/ns setting
1.8
2.9
4
V/ns
20
%
660
850
mV
-150
150
mV
1150
mV
550
mV
140
mV
Note:
1. Guaranteed by design and characterization, not 100% tested in production.
2. Measured from differential waveform
3. Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V.
4. Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point
where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations.
5. Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and
Clock# falling).
6. The total variation of all Vcross measurements in any particular system. Note that this is a subset of Vcross_min/max (Vcross absolute) allowed. The intent is
to limit Vcross induced modulation by setting Δ-Vcross to be smaller than Vcross absolute.
7. At default SMBus settings.
All trademarks are property of their respective owners.
15-0070
www.pericom.com
6
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
Electrical Characteristics–Phase Jitter Parameters
(TA = -40~85oC; VDD = 3.3V +/-10%; VDDO = 1.8V +/-10%, See Test Loads for Loading Conditions)
Symbol
Parameters
Condition
tjphPCIeG11, 2, 3, 5
Min.
PCIe Gen 1
PCIe Gen 2 Low Band
tjphPCIeG21, 2, 5
10kHz < f < 1.5MHz
Phase Jitter, PCI
Express
PCIe Gen 2 High Band
1.5MHz < f < Nyquist (50MHz)
PCIe Gen 3
tjphPCIeG31, 2, 4, 5
(PLL BW of 2-4MHz, CDR = 10MHz)
Type
INDUSTRY
LIMIT
30
86
0.5
3
2.2
3.1
0.46
1
Units
ps
(p-p)
ps
(rms)
ps
(rms)
ps
(rms)
Notes:
1. Guaranteed by design and characterization, not 100% tested in production.
2. See http://www.pcisig.com for complete specs.
3. Sample size of at least 100k cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.
4. Calculated from Intel-supplied Clock Jitter Tool.
5. Applies to all different outputs.
Electrical Characteristics–REF1.8
(TA = -40~85oC; VDD = 3.3V +/-10%; VDDO = 1.8V +/-10%, See Test Loads for Loading Conditions)
Symbol
Parameters
Condition
ppm
Long Accuracy1, 2
see Tperiod min-max values
0
ppm
Tperiod
Clock period
25 MHz output nominal
40
ns
trf1
Rise/Fall Slew Rate
tDC
Duty Cycle
tDCD
1, 2
Min.
Type
Max.
Units
VOH = VDD-0.45V, VOL = 0.45V
0.5
2.5
V/ns
VT = VDDO/2 V
45
55
%
Duty Cycle Distortion
VT = VDDO/2 V
0
3
%
tjc-c
Jitter, cycle to cycle
VT = VDDO/2 V
250
ps
tjdBc1k
Noise floor
1kHz offset
-141
-120
dBc
tjdBc10k
Noise floor
10kHz offset to Nyquist
-150
-130
dBc
tjphREF
Jitter, phase1, 4
12kHz to 5MHz
0.46
1
1, 3
1, 4
1, 5
1, 4
1, 4
1, 4
ps
(rms)
Notes:
1. Guaranteed by design and characterization, not 100% tested in production.
2. All Long Term Accuracy and Clock Period specifications are guaranteed assuming that REF1.8 is trimmed to 25.00 MHz.
3. Typical value occurs when REF1.8 slew rate is set to default value.
4. When driven by a crystal.
5. When driven by an external oscillator via the XTAL_IN pin. XTALK_OUT should be floating in this case.
All trademarks are property of their respective owners.
15-0070
www.pericom.com
7
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
Test Loads
Low-Power HCSL Differential Output Test Load
5 inches
Rs
Zo=100Ω
Rs
2pF
2pF
Device
REF1.8 Output Test Load
RO
Zo = 50 Ω
22
5pF
REF1.8 Output
Alternate Terminations
R
3.3V
Driving LVDS
R7a
R7b
R8a
R8b
Cc
Rs
Rs
Zo
Cc
Device
LVDS Clock
input
RO
Driving LVDS inputs with the PI6CFGL201B
Value
Component
Receiver has termination
Receiver does not have termination
R7a, R7b
10K Ω
140 Ω
R8a, R8b
5.6K Ω
75 Ω
Cc
0.1 uF
0.1 uF
Vcm
1.2 volts
1.2 volts
All trademarks are property of their respective owners.
15-0070
www.pericom.com
8
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
Serial Data Interface (SMBus)
This part is a slave only device that supports blocks read and block write protocol using a single 7-bit address and read/write bit as
shown below.
Read and write block transfers can be stopped after any complete byte transfer by issuing STOP.
Address Assignment
Refer to SMBus Address Selection Table.
Data Protocol
(Write)
1 bit
8 bits
1
Slave
Ack
Addr: D4
Start bit
8 bits
1
8 bits
Register
Ack
offset
1
Byte
Ack
Count=N
8 bits
1
Data
Byte 0
Ack
8 bits
1
1 bit
Data
Ack
Byte N-1
…
Stop bit
(Read)
1 bit
Start
bit
8
bits
1
Slave
Addr: Ack
D4
8 bits
1
Register
Ack
offset
1
8
bits
1
8 bits
Slave
Repeat
Addr: Ack
start
D5
Byte
Count=N
1
Ack
8
bits
8
bits
1
Data
Ack
Byte 0
…
Data
Byte
N-1
1
NOT
Ack
1
bit
Stop
bit
Note:
1. Register offset for indicating the starting register for indexed block write and indexed block read. Byte Count in write mode cannot be 0.
All trademarks are property of their respective owners.
15-0070
www.pericom.com
9
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
SMBus Table: Output Enable Register
BYTE 0
Bit
Name
Control Function
Type
0
1
Default
7
Reserved
1
6
Reserved
1
5
Reserved
1
4
Reserved
1
3
Reserved
1
2
OE1
Output Enable
RW
Low/Low
Enabled
1
1
OE0
Output Enable
RW
Low/Low
Enabled
1
0
Reserved
1
SMBus Table: SS Readback and Vhigh Control Register
BYTE 1
Bit
Name
Control Function
Type
0
7
SSENRB1
SS Enable Readback Bit1
R
6
SSENRB0
SS Enable Readback Bit0
R
00' for SS_EN_tri = 0, '01' for SS_EN_tri = 'M', Latch
'11 for SS_EN_tri = '1'
Latch
5
SSEN_SWCNTRL Enable SW control of SS
RW
SS control locked
4
SSENSW1
SS Enable Software Ctl Bit1
RW1
00' = SS Off, '01' = -0.25% SS,
0
3
SSENSW0
SS Enable Software Ctl Bit0
RW
'10' = Reserved, '11'= -0.5% SS
0
2
Reserved
1
AMPLITUDE 1
0
AMPLITUDE 0
1
1
Default
Values in B1[4:3]
control SS amount.
0
1
Controls Output Amplitude
RW
00 = 0.6V
01 = 0.7V
1
RW
10= 0.8V
11 = 0.9V
0
SMBus Table: CLK Slew Rate Control Register
BYTE 2
Bit
Name
Control Function
7
Reserved
1
6
Reserved
1
5
Reserved
1
4
Reserved
1
3
Reserved
1
2
SLEWRATESEL CLK1
Adjust Slew Rate of CLK1
RW
1.5V/ns
3.0V/ns
1
1
SLEWRATESEL CLK0
Adjust Slew Rate of CLK0
RW
1.5V/ns
3.0V/ns
1
0
Reserved
All trademarks are property of their respective owners.
15-0070
Type
0
1
Default
1
www.pericom.com
10
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
SMBus Table: REF1.8 Control Register
BYTE 3
Bit
Name
Control Function
REF1.8
Slew Rate Control
5
REF1.8 Power Down
Function
4
REF1.8 OE
3
Reserved
1
2
Reserved
1
1
Reserved
1
0
Reserved
1
7
6
Type
0
1
Default
RW
00 = 0.9V/ns
01 =1.3V/ns
0
RW
10 = 1.6V/ns
11 = 1.8V/ns
1
Wake-ON-LAN Enable for REF1.8 RW
REF1.8 does not
run in Power
Down
REF1.8 runs in
Power Down
0
REF1.8 Output Enable
Low
Enabled
1
RW
Byte 4 is reserved and reads back 'hFF'.
SMBus Table: Revision and Vendor ID Register
BYTE 5
Bit
Name
Control Function
7
RID3
6
RID2
5
RID1
4
RID0
R
0
3
VID3
R
0
2
VID2
R
0
1
VID1
R
0
0
VID0
R
0
0
1
Default
R
R
Revision ID
R
VENDOR ID
All trademarks are property of their respective owners.
15-0070
Type
www.pericom.com
11
0
0
A rev = 0000
0
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
SMBus Table: Device Type/Device ID
BYTE 6
Bit
Name
Control Function
7
Device Type1
6
Device Type0
5
Device ID5
R
0
4
Device ID4
R
0
3
Device ID3
2
Device ID2
1
Device ID1
R
1
0
Device ID0
R
0
Device Type
Type
0
R
00 = FGV, 01 = DBV,
0
R
10 = DMV, 11= Reserved
0
R
Device ID
R
1
Default
0
00010 binary or 02 hex
0
SMBus Table: Byte Count Register
BYTE 7
Bit
Name
Control Function
7
Reserved
0
6
Reserved
0
5
Reserved
0
4
Reserved
0
3
Reserved
0
2
Reserved
0
1
Reserved
0
0
Reserved
0
All trademarks are property of their respective owners.
15-0070
www.pericom.com
Type
12
0
1
PI6CFGL201B
Default
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
Application Notes
Crystal circuit connection
The following diagram shows crystal circuit connection with a parallel crystal. For the CL=18pF crystal, it is suggested to use C1=
27pF, C2= 27pF. C1 and C2 can be adjusted to fine tune to the target ppm of crystal oscillator according to different board layouts.
Crystal Oscillator Circuit
XTAL_IN
C1
27pF
SaRonix-eCera
FL2500047
Crystal�(CL�=�18pF)
XTAL_OUT
C2
27pF
ASIC
X1
CL= crystal spec. loading cap.
X2
Cj
Cj = chip in/output cap. (3~5pF)
Cj
Cb = PCB trace/via cap. (2~4pF)
Cb
Rf
C1
Pseudo
sine
C1,2 = load cap. components
Rd
Cb
Rd = drive level res. (100Ω)
C2
Final choose/trim C1=C2=2 *CL - (Cb +Cj) for the target +/-ppm
Example: C1=C2=2*(18pF) – (4pF+5pF)=27pF
Thermal Characteristics
Symbol
Parameters
Condition
θJA
Thermal Resistance Junction to Ambient
Still air
θJA
Thermal Resistance Junction to Case
All trademarks are property of their respective owners.
15-0070
www.pericom.com
13
Min.
Type
Max.
Units
54.4
o
C/W
40.8
o
C/W
PI6CFGL201B
RevA
06/02/15
PI6CFGL201B
2-Output Low Power PCIE Gen 1-2-3 Clock Generator
Packaging Mechanical: 24-Pin TQFN (ZD)
DATE: 01/24/13
DESCRIPTION: 24-contact, Thin Fine Pitch Quad Flat No-Lead (TQFN)
PACKAGE CODE: ZD24
DOCUMENT CONTROL #: PD-2100
REVISION: A
13-0017
Ordering Information(1-3)
Ordering Number Package Code Package Description
Operating Temperature
PI6CFGL201BZDIE
ZD
24-pin, Thin Fine Pitch Quad Flat No-Lead (TQFN)
Industrial
PI6CFGL201BZDIEX
ZD
24-pin, Thin Fine Pitch Quad Flat No-Lead (TQFN), Tape &
Reel
Industrial
Notes:
1. 1Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
2. E = Pb-free and Green
3. Adding an X suffix = Tape/Reel
Pericom Semiconductor Corporation • 1-800-435-2336
All trademarks are property of their respective owners.
15-0070
www.pericom.com
14
PI6CFGL201B
RevA
06/02/15