HFA-0003, HFA-0003L ® CT t ODUacemen ter at R P n l E e p T C e LE ded R pport tsc O S om/ OB mmen Su c . l l i a s r ic eco chn .inte No R our Te r www o ct RSIL onta or C 88-INTE 1-8 September 1998 Ultra High Speed Comparator Features Description • • • • • • • • • • The HFA-0003/0003L are monolithic, ultra high speed, voltage comparators. These comparators combine a low input offset voltage (1.0mV) with a low propagation delay (2.0ns) to achieve a large dynamic input range. The low offset voltage also makes these comparators ideally suited for high speed, precision analog-to-digital processing applications. The circuits have differential analog inputs, and provide complementary, ECL compatible (10K and 100K) logic outputs. The outputs are capable of supplying the current required by terminated 50Ω transmission lines. Both outputs are open emitter structures, requiring external pull-down resistors. The recommended circuit is 50Ω connected to 2.0V, but any equivalent ECL termination circuit may be used. Low Propagation Delay (0003/0003L) . . . . . . . . . . 2.0/2.1ns Low Latch Set Up Time . . . . . . . . . . . . . . . . . . . . . . . . 0.8ns Low Offset Voltage, Drift Coefficient . . . . . 1.0mV, 4µV/oC Wide Common Mode Range . . . . . . . . . . . . . . . . +5.2/-2.8V Low Power Dissipation . . . . . . . . . . . . . . . . . . . . . . 200mW Large Differential Input Resistance . . . . . . . . . . . . . . .1MΩ Complementary ECL Outputs; 50Ω Driving Capability Resistor Programmable Hysteresis with HFA-0003L Pin Compatible with MAX9690/9685 and AD96685 Available in SOIC Applications • • • • • • • Window Detector High Speed Peak Detector High Speed Threshold Detector High Speed Data Acquisition Systems Fiber Optic Decision Circuits High Speed Phase Detector Frequency Counter The HFA-0003L is a latched version of the HFA-0003. The latch function allows the HFA-0003L to operate in samplehold or track-hold modes, when synchronous detection is required. The Latch Enable (LE) input can be driven by a standard ECL gate. See the Applications section for more information on this feature. Part Number Information PART NUMBER TEMPERATURE RANGE HFA1-0003L-5 0oC to +75oC PACKAGE 16 Lead Ceramic Sidebraze DIP HFA1-0003L-9 -40oC to +85oC HFA2-0003L-5 0oC to +75oC 10 Pin CAN HFA2-0003L-9 -40oC to +85oC 10 Pin CAN o o 16 Lead Ceramic Sidebraze DIP The HFA-0003L also has an additional feature, user programmable hysteresis. By connecting a resistor from the HYS pin to GND the user can select up to 20mV of input hysteresis. See the Applications section for more information on this feature. The HFA-0003 is pin compatible with the MAX9690, and SP9680 while providing improved performance. The HFA0003L is pin compatible with the MAX9685, AD96685, SP9685, HCMP96850, and the VC7695 while providing improved performance. HFA3-0003-5 0 C to +75 C 8 Lead Plastic DIP HFA3-0003-9 -40oC to +85oC 8 Lead Plastic DIP HFA3-0003L-5 0oC to +75oC 16 Lead Plastic DIP HFA3-0003L-9 -40oC to +85oC 16 Lead Plastic DIP Pinouts HFA-0003L (PDIP, CDIP, 150 mil SOIC) TOP VIEW V+ 1 +IN 2 GND1 1 (DIGITAL) V+ 2 8 GND 1 (DIGITAL) + 7 GND 2 (ANALOG) -IN 3 6 Q OUT V- 4 5 Q OUT +IN 3 GND1 (DIGITAL) 16 GND 2 (ANALOG) 15 NC + 14 NC -IN 4 13 NC NC 5 12 Q OUT LE 6 11 Q OUT NC 7 10 NC V- 8 HFA-0003L (TO-100 CAN) TOP VIEW 9 HYS CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright © Intersil Americas Inc. 2002. All Rights Reserved 3-33 10 V+ 1 +IN -IN 2 9 + GND 2 (ANALOG) 8 Q OUT 3 7 Q OUT LE 4 6 HYS DB500 HFA-0003 (PDIP, CDIP, SOIC) TOP VIEW 5 V- File Number 2749.5 Specifications HFA-0003, HFA-0003L Absolute Maximum Ratings (Note 1) Operating Conditions Supply Voltage (GND to V+) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8V Supply Voltage (GND to V-) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18V Voltage Between V+ and V- Terminals . . . . . . . . . . . . . . . . . . . 20V Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5V Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ±5V Differential Ground Voltage (GND1 to GND2). . . . . . . . . . . . . . . . ±1V Short Duration Output Current (Note 2) . . . . . . . . . . . . . . . . . -35mA Junction Temperature. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +175oC Junction Temperature (Plastic Package) . . . . . . . . . . . . . . . +150oC Lead Temperature (Soldering 10 Sec.) . . . . . . . . . . . . . . . . +300oC Operating Temperature Range HFA-0003/HFA-0003L-9 . . . . . . . . . . . . . . . . -40oC ≤ TA ≤ +85oC HFA-0003/HFA-0003L-5 . . . . . . . . . . . . . . . . . . 0oC ≤ TA ≤ +75oC Storage Temperature Range . . . . . . . . . . . . . -65oC ≤ TA ≤ +150oC Thermal Package Characteristics (oC/W) θJA θJC 8 Lead Ceramic Sidebrazed DIP . . . . . . . 75 13 8 Lead Plastic DIP . . . . . . . . . . . . . . . . . . 96 34 8 Lead SOIC . . . . . . . . . . . . . . . . . . . . . . 157 43 16 Lead Ceramic Sidebrazed DIP . . . . . . 75 13 16 Lead Plastic DIP . . . . . . . . . . . . . . . . . 92 32 16 Lead SOIC . . . . . . . . . . . . . . . . . . . . . 114 35 TO-100 Metal CAN . . . . . . . . . . . . . . . . . 108 32 CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Electrical Specifications V+ = 5V, V- = -5.2V, RL = 50Ω to -2V, Unless Otherwise Specified HFA-0003-5/-9 PARAMETER HFA-0003L-5/-9 TEMPERATURE MIN TYP MAX MIN TYP MAX UNITS +25oC - 1 3 - 1 3 mV Full - - 4 - - 4 mV Full - - 4 - - 4 µV/oC +25oC - 5 8 - 5 8 µA Full - 8 13 - 8 13 µA o +25 C - 0.15 0.2 - 0.15 0.2 µA Full - - 0.3 - - 0.3 µA Full -2.8 - +5.2 -2.8 - +5.2 V INPUT CHARACTERISTICS Input Offset Voltage (VOS) Average Offset Voltage Drift (Note 8) Input Bias Current Input Offset Current Common Mode Range o Differential Input Resistance +25 C - 1 - - 1 - MΩ Common Mode Input Resistance +25oC - 9.5 - - 9.5 - MΩ Input Capacitance +25oC - 1 - - 1 - pF +25oC - 3100 - - 3100 - V/V Full TRANSFER CHARACTERISTICS Large Signal Voltage Gain - 1200 - - 1200 - V/V o Common Mode Rejection Ratio (Note 3) +25 C 70 75 - 70 75 - dB Full 70 - - 70 - - dB Tracking Bandwidth (Note 4) +25oC - 270 - - 270 - MHz Propagation Delay Input to Output (tPD)(Notes 5, 8, 9) +25oC - 2.0 2.4 - 2.1 2.6 ns Full - - 2.8 - - 3.0 ns Maximum Dispersion (Notes 6, 8) Full - - 200 - - 200 ps +25oC - -1.83 -1.65 - -1.83 -1.65 V Full - -1.83 -1.57 - -1.83 -1.57 V +25oC -0.938 -0.85 - -0.938 -0.85 - V Full -1.05 -0.96 - -1.05 -0.96 - V SWITCHING CHARACTERISTICS OUTPUT CHARACTERISTICS Output Voltage Level: Logic Low (VOL) Logic High (VOH) 3-34 Specifications HFA-0003, HFA-0003L Electrical Specifications V+ = 5V, V- = -5.2V, RL = 50Ω to -2V, Unless Otherwise Specified (Continued) HFA-0003-5/-9 PARAMETER HFA-0003L-5/-9 TEMPERATURE MIN TYP MAX MIN TYP MAX UNITS Full - - -30 - - -30 mA Logic Low (VIL) Full - - - - - -1.475 V Logic High (VIH) Full - - - -1.105 - - V Logic Low (VIL = -1.85V) Full - - - - 0.06 0.5 µA Logic High (VIH = -0.81V) Full - - - - 11 20 µA - - - - 2.2 2.7 ns Full - - - - 2.6 3.1 ns o +25 C - - - - 0.8 1.2 ns Full - - - - - 1.5 ns Full - - - - 0.5 1.0 ns o +25 C - - - - 0.9 0.95 ns Full - - - - - 1.1 ns +25oC 70 80 - 70 80 - dB Full 65 - - 65 - - dB ICC Full - 11 13 - 11 13 mA IEE Full - 19 22 - 19 22 mA Power Dissipation Full - - 200 - - 200 mW Continuous Output Current (Note 2) LATCH CHARACTERISTICS (HFA-0003L ONLY) LE Input Voltage Level: LE Input Current Level: Propagation Delay from LE to Output (tPDL) (Notes 5, 8, 9) Minimum Set-Up Time (tS) (Notes 8, 9) Minimum Hold Time (tH) (Notes 8, 9) Minimum LE Pulse Width (tPW) (Notes 8, 9) +25 oC POWER SUPPLY PSRR (Note 7) NOTES: 1. Absolute maximum ratings are limiting values, applied individually, beyond which the servicability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied. Exposure to absolute maximum rating conditions may affect device reliability. 2. Outputs have no sink current (+I) capability, since they are open emitter NPN transistors. 3. -2.0V ≤ VCM ≤ +4.0V. 4. Tracking Bandwidth (TBW) is defined as the maximum input frequency at which the outputs still switch between V OL and VOH. VIN = 15mVp-p sinewave centered on 0V. 5. V IN = 100mV. VOD is the amount of input overdrive. 6. Dispersion is defined as the change in propagation delay for input overdrives between 0.1V and 1.0V. 7. +4.5V ≤ V+ ≤ +5.5V or -6.2V ≤ V- ≤ -4.7V. 8. This parameter is not tested. It is guaranteed by design, and by device characterization. 9. VOD = 10mV. 3-35 HFA-0003, HFA-0003L Applications Information HFA-0003L Latch Functionality The Latch Enable (LE) pin of the HFA-0003L controls the function of the on chip latch. When the LE input is at an ECL Logic 1, the latch is open (transparent) and the comparator functions normally. When the LE input switches to a Logic 0, the outputs are latched in unambiguous states dependant on the current input state, providing the set-up and hold times are met. If the latch function is not utilized, the LE input must be connected to an ECL Logic 1 (e.g. GND). HFA-0003L Hysteresis Functionality To improve performance in systems with slow transition times, and/or high noise levels, the HFA-0003L allows the user to easily set the amount of input hysteresis. The hysteresis level is set by the current flowing into the HYS input; the larger the current the larger the level of hysteresis. This current is provided by connecting a resistor (R H) between the HYS pin and GND, and it is recommended that the input current not exceed 1mA. The input current can be approximated from the following formula: Timing Diagram GND – ( V- ) – 0.7V IH = ------------------------------------------------R H COMPARE LATCHED The table below gives approximate levels of hysteresis for some values of IH, at TA = +25oC. LE tS IH (mA) 0.2 VIN HYS (mV) IN 1 0.4 0.6 4 8 VOD 0.8 1.0 13 22 tH 50% tPW VOS If the hysteresis function isn’t used, the HYS input may be tPD to V-. The HYS input left floating, or may be connected Q MUST NEVER BE CONNECTED directly to GND or V+, as device damage will occur. Before inserting an HFA-0003L into a competitor socket, the user must ensure that the corresponding socket pin is a true no connect (i.e. is floating). tPDL 50% 50% Q 3-36