FAN6920MR Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode PWM Controller Features Description The highly integrated FAN6920MR combines Power Factor Correction (PFC) controller and quasi-resonant PWM controller. Integration provides cost-effective design and reduces external components. Integrated PFC and Flyback Controller Critical-Mode PFC Controller Zero-Current Detection for PFC Stage Quasi-Resonant Operation for PWM Stage Internal Minimum 5µs tOFF for QR PWM Stage Internal 5ms Soft-Start for PWM Brownout Protection High / Low Line Over-Power Compensation Auto-Recovery Over-Current Protection Auto-Recovery Open-Loop Protection Externally Auto-Recovery Triggering (RT Pin) Adjustable Over-Temperature Protection VDD Pin and Output Voltage OVP (Auto-Recovery) Internal Over-Temperature Shutdown (140°C) Applications For PFC, FAN6920MR uses a controlled on-time technique to provide a regulated DC output voltage and to perform natural power-factor correction. With an innovative THD optimizer, FAN6920MR can reduce input current distortion at zero-crossing duration to improve THD performance. For PWM, FAN6920MR provides several functions to enhance the power system performance: valley detection, green-mode operation, and high / low line over-power compensation. Protection functions include secondary-side open-loop and over-current with autorecovery protection; external auto-recovery triggering; adjustable over-temperature protection by RT pin; and external NTC resistor, internal over-temperature shutdown, VDD pin OVP, and DET pin over-voltage for output OVP, and brown-in / out for AC input voltage UVP. The FAN6920MR controller is available in a 16-pin small-outline package (SOP). AC/DC NB Adapters Open-Frame SMPS Battery Charger Ordering Information Part Number OLP Mode Operating Temperature Range Package Packing Method FAN6920MRMY Recovery -40°C to +105°C 16-Pin Small Outline Package (SOP) Tape & Reel © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 www.fairchildsemi.com FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode PWM Controller April 2011 Figure 1. Typical Application Circuit © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Application Diagram www.fairchildsemi.com 2 COMP HV VDD 2 16 7 RANGE Multi-Vector Amp. 2.65V 2.75V RANGE 2.75V 2.9V Internal Bias OVP IHV OVP 15 NC 6 OPFC Two-Step UVLO 12V/7V/5V 27.5V Auto-Recovery UVP 2.3V VCOMP-H 0.45V ICOMP-BURST INV 3 DRV Debounce 70µs VCOMP-L COMP-L 2.5V CSPFC 0.82V 4 Debounce 11 Disable Function 4.2V 2.25ms 28µs 2R Soft-Start 5ms VIN VINV 14 0.7V Auto-Recovery ZCD 10V IZCD VB FB OLP Starter R 2.1V/1.75V Inhibit Timer 0.2V PFC Burst Mode Timer 50ms Q PFC Zero-Current Detector VCOMP-H COMP-H COMP-L VCTRL-PFC CLR Restarter Blanking Circuit 5V FB R Sawtooth Generator ton-max THD Optimizer Q 15.5V AutoRecovery Brownout COMP-H PFC Current Limit SET S 2.3V/0.8V PWM-ON/OFF VINV CSPWM 5 DRV Blanking Circuit S PWM Current Limit Over-Power Compensation R Auto-Recovery tOFF Blanking (2.5µs) S/H Valley Detector (30µA) IDET 1st Valley Auto-Recovery IRT VINV IDET 1V/1.2V Internal OTP 9 12 GND RT Brownout Comparator PFC RANGE Control 100µs 10ms 0.5V Auto-Recovery Debounce 100mS 1.2V 0.8V 100µA 0.7V 5V Prog. OTP / Externally Triggering Debounce 13 2.4V/2.25V VIN Figure 2. Functional Block Diagram © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 OPWM 1 RANGE AutoRecovery Protection VB & Clamp Vcomp to 1.6V Debounce Time 2.5V 10 8 Q DET Pin OVP VDD Pin OVP Internal OTP Startup Brownout Protection tOFF-MIN +9µs CLR (RT Pin) Prog. OTP (RT Pin) Externally Triggering Auto-Recovery VDET DET OVP DET Q 17.5V IDET tOFF-MIN (5µs/20.5µs/2.25ms) SET PFC Burst Mode FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Internal Block Diagram www.fairchildsemi.com 3 16 - Fairchild Logo Z - Plant Code X - Year Code Y - Week Code TT - Die Run Code F - Frequency (M = Low, H = High Level) O - OLP Mode (L = Latch, R = Recovery) T - Package Type (M = SOP) P - Y = Green Compound M - Manufacturing Flow Code ZXYTT FAN6920FO TPM 1 Figure 3. Marking Diagram Pin Configuration RANGE 1 16 HV COMP 2 15 N.C. 3 14 ZCD CSPFC 4 13 VIN CSPWM 5 12 RT OPFC 6 11 FB VDD 7 10 DET OPWM 8 9 GND INV Figure 4. Pin Configuration Pin Definitions Pin # 1 Name Description The RANGE pin’s impedance changes according to VIN pin voltage level. When the input voltage RANGE detected by the VIN pin is higher than a threshold voltage, it sets to low impedance; whereas it sets to high impedance if input voltage is at a high level. 2 COMP Output pin of the error amplifier. It is a transconductance-type error amplifier for PFC output voltage feedback. Proprietary multi-vector current is built-in to this amplifier; therefore, the compensation for PFC voltage feedback loop allows a simple compensation circuit between this pin and GND. 3 INV Inverting input of the error amplifier. This pin is used to receive PFC voltage level by a voltage divider and provides PFC output over- and under-voltage protections. This pin also controls the PWM startup. Once the FAN6920MR is turned on and VINV exceeds in 2.3V, PWM starts. 4 Input to the PFC over-current protection comparator that provides cycle-by-cycle current limiting CSPFC protection. When the sensed voltage across the PFC current-sensing resistor reaches the internal threshold (0.82V typical), the PFC switch is turned off to activate cycle-by-cycle current limiting. 5 Input to the comparator of the PWM over-current protection and performs PWM current-mode control with FB pin voltage. A resistor is used to sense the switching current of the PWM switch CSPWM and the sensing voltage is applied to the CSPWM pin for the cycle-by-cycle current limit, currentmode control, and high / low line over-power compensation according to DET pin source current during PWM tON time. FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Marking Information Continued on the following page… © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 www.fairchildsemi.com 4 Pin # Name Description 6 OPFC Totem-pole driver output to drive the external power MOSFET. The clamped gate output voltage is 15.5V. 7 VDD Power supply. The threshold voltages for startup and turn-off are 12V and 7V, respectively. The startup current is less than 30µA and the operating current is lower than 10mA. 8 OPWM 9 GND The power ground and signal ground. DET This pin is connected to an auxiliary winding of the PWM transformer through a resistor divider for the following purposes: Producing an offset voltage to compensate the threshold voltage of PWM current limit for overpower compensation. The offset is generated in accordance with the input voltage when the PWM switch is on. Detecting the valley voltage signal of drain voltage of the PWM switch to achieve the valley voltage switching and minimize the switching loss on the PWM switch. Providing output over-voltage protection. A voltage comparator is built in to the DET pin. The DET pin detects the flat voltage through a voltage divider paralleled with auxiliary winding. This flat voltage is reflected to the secondary winding during PWM inductor discharge time. If output over voltage and this flat voltage are higher than 2.5V, the controller stops all PFC and PWM switching operation. The protection mode is auto-recovery. 11 FB Feedback voltage pin used to receive the output voltage level signal to determine PWM gate duty for regulating output voltage. The FB pin voltage can also activate open-loop, overload protection and output-short circuit protection if the FB pin voltage is higher than a threshold of around 4.2V for more than 50ms.The input impedance of this pin is a 5kΩequivalent resistance. A 1/3 attenuator is connected between the FB pin and the input of the CSPWM/FB comparator. 12 RT Adjustable over-temperature protection and external protection triggering. A constant current flows out from the RT pin. When RT pin voltage is lower than 0.8V (typical), protection is activated and stops PFC and PWM switching operation. This protection is auto-recovery. 13 VIN Line-voltage detection for brownin / out protections. This pin can receive the AC input voltage level through a voltage divider. The voltage level of the VIN pin is not only used to control RANGE pin’s status, but it can also perform brownin / out protection for AC input voltage UVP. 14 ZCD Zero-current detection for the PFC stage. This pin is connected to an auxiliary winding coupled to PFC inductor winding to detect the ZCD voltage signal once the PFC inductor current discharges to zero. When the ZCD voltage signal is detected, the controller starts a new PFC switching cycle. When the ZCD pin voltage is pulled to under 0.2V (typical), it disables the PFC stage and the controller stops PFC switching. This can be realized with an external circuit if disabling the PFC stage is desired. 15 NC No connection HV High-voltage startup pin is connected to the AC line voltage through a resistor (100kΩtypical) for providing a high charging current to VDD capacitor. 10 16 Totem-pole output generates the PWM signal to drive the external power MOSFET. The clamped gate output voltage is 17.5V. © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Pin Definitions (Continued) www.fairchildsemi.com 5 Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. Symbol VDD Parameter Min. DC Supply Voltage Max. Unit 30 V VHV HV 500 V VH OPFC, OPWM -0.3 25.0 V VL Others (INV, COMP, CSPFC, DET, FB, CSPWM, RT) -0.3 7.0 V Input Voltage to ZCD Pin -0.3 12.0 V VZCD Power Dissipation 800 mW θJA PD Thermal Resistance (Junction-to-Air) 104 °C/W θJC Thermal Resistance (Junction-to-Case) TJ TSTG TL 41 °C/W Operating Junction Temperature -40 +150 °C Storage Temperature Range -55 +150 °C +260 °C Lead Temperature (Soldering, 10 Seconds) (3) ESD Human Body Model, JESD22-A114 (All Pins Except HV Pin) 4500 Charged Device Model, JESD22-C101 (All Pins Except HV Pin)(3) 1250 V Notes: 1. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. 2. All voltage values, except differential voltages, are given with respect to the GND pin. 3. All pins including HV pin: CDM=750V, HBM 1000V. Recommended Operating Conditions The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. Symbol TA Parameter Operating Ambient Temperature © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 Min. Max. Unit -40 +105 °C FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Absolute Maximum Ratings www.fairchildsemi.com 6 VDD=15V, TA=-40°C~105°C (TA=TJ), unless otherwise specified. Symbol Parameter Conditions Min. Typ. Max. Units 25 V VDD Section VOP Continuously Operating Voltage VDD-ON Turn-On Threshold Voltage 10.5 12.0 13.5 V VDD-PWM-OFF PWM Off Threshold Voltage 6 7 8 V VDD-OFF Turn-Off Threshold Voltage 4 5 6 V 20 30 µA 10 mA IDD-ST Startup Current VDD = VDD-ON - 0.16V, Gate Open IDD-OP Operating Current VDD = 15V, OPFC, OPWM = 100kHz, CL-PFC, CL-PWM = 2nF IDD-GREEN Green-Mode Operating Supply Current (Average) VDD = 15V, OPWM = 450Hz, CL-PWM = 2nF IDD-PWM-OFF Operating Current at PWM-Off Phase VDD = VDD-PWM-OFF - 0.5V 5.5 mA 70 120 170 µA VDD-OVP VDD Over-Voltage Protection (Auto-Recovery) 26.5 27.5 28.5 V tVDD-OVP VDD OVP Debounce Time 100 150 200 µs HV Startup Current Source Section IHV Supply Current Drawn from HV Pin VAC = 90V (VDC = 120V), VDD = 0V 1.3 HV = 500V, VDD = VDD-OFF +1V mA 1.0 µA VIN and RANGE Section VVIN-UVP Threshold Voltage for AC Input Under-Voltage Protection 0.95 VVIN-RE-UVP Under-Voltage Protection Reset Voltage VVIN-UVP +0.15V tVIN-UVP Under-Voltage Protection Debounce Time 1.00 1.05 VVIN-UVP VVIN-UVP +0.20V +0.25V V V 70 100 130 ms VVIN-RANGE-H High VVIN Threshold for RANGE Comparator 2.40 2.45 2.50 V VVIN-RANGE-L Low VVIN Threshold for RANGE Comparator 2.20 2.25 2.30 V 60 90 120 ms tRANGE Range-Enable / Disable Debounce Time VRANGE-OL Output Low Voltage of RANGE Pin IO = 1mA 0.5 V IRANGE-OH Output High Leakage Current of RANGE Pin RANGE = 5V 50 nA PFC Maximum On Time RMOT = 24k 28 µs tON-MAX-PFC 22 25 Continued on the following page… © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Electrical Characteristics www.fairchildsemi.com 7 VDD=15V, TA=-40°C ~105°C (TA=TJ), unless otherwise specified. Symbol Parameter Conditions Min. Typ. Max. Units 100 125 150 µmho 2.465 2.500 2.535 V PFC STAGE Voltage Error Amplifier Section Gm Transconductance(4) VREF Feedback Comparator Reference Voltage VINV-H Clamp High Feedback Voltage VRATIO VINV-L (4) Clamp High Output Voltage Ratio RANGE = Open 2.70 2.75 2.80 RANGE = Ground 2.60 2.65 2.70 VINV-H / VREF, RANGE = Open 1.06 1.14 VINV-H / VREF, RANGE = Ground 1.04 1.08 Clamp Low Feedback Voltage V V/V 2.35 2.45 RANGE = Open 2.25 2.90 2.95 V RANGE = Ground 2.75 2.80 50 70 90 µs VINV-OVP Over-Voltage Protection for INV Input tINV-OVP Over-Voltage Protection Debounce Time VINV-UVP Under-Voltage Protection for INV Input 0.35 0.45 0.55 V PWM ON Threshold Voltage on INV Pin 2.2 2.3 2.4 V VINV-PWMON VHYST-PWMON Hysteresis for PWM ON Threshold Voltage on INV Pin V VINV- VINV- VINV- PWMON PWMON PWMON V 50 70 90 µs -1.6 -1.5 -1.4 tINV-UVP Under-Voltage Protection Debounce Time VINV-BO PWM and PFC Off Threshold for Brownout Protection 1.15 1.20 1.25 V VCOMP-BO Limited Voltage on COMP Pin for Brownout Protection 1.55 1.60 1.65 V Internal Bias Current for PFC Burst Mode 120 150 180 µA Comparator Output High Voltage 4.80 ICOMP-BURST 5.20 Comparator Output High Voltage at PFC Burst Mode VFB = 1.3V, VVIN = 1.2V 2.20 2.30 2.40 VFB = 1.3V, VVIN = 1.6V 2.00 2.10 2.20 VFB = 1.3V, VVIN = 2V 1.80 1.90 2.00 VCOMP-L Comparator Output Low Voltage at PFC Burst Mode RANGE = Open, VFB = 1.3V 0.9 1.0 1.1 V VOZ Zero Duty Cycle Voltage on COMP Pin 1.10 1.25 1.40 V 15 30 45 µA 0.50 0.75 1.00 mA RANGE = Open, VINV = 2.75V, VCOMP = 5V 20 30 40 RANGE = Ground, VINV = 2.65V, VCOMP = 5V 20 30 40 VCOMP-H Comparator Output Source Current ICOMP Comparator Output Sink Current VINV = 2.3V, VCOMP = 1.5V VINV = 1.5V V FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Electrical Characteristics (Continued) µA Continued on the following page… © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 www.fairchildsemi.com 8 VDD=15V, TA=-40°C ~105°C (TA=TJ), unless otherwise specified. Symbol Parameter Conditions Min. Typ. Max. Units 0.77 0.82 0.87 V PFC Current-Sense Section VCSPFC Threshold Voltage for Peak Current Cycle-by-Cycle Limit VCOMP = 5V tPD Propagation Delay 110 200 ns tBNK Leading-Edge Blanking Time 110 180 250 ns AV CSPFC Compensation Ratio for THD 0.90 0.95 1.00 V/V 14.0 15.5 17.0 V 1.5 V PFC Output Section VZ PFC Gate Output Clamping Voltage VDD = 25V VOL PFC Gate Output Voltage Low VDD = 15V, IO = 100mA VOH PFC Gate Output Voltage High VDD = 15V, IO = 100mA 8 tR PFC Gate Output Rising Time VDD = 12V, CL = 3nF, 20~80% 30 65 100 ns tF PFC Gate Output Falling Time VDD = 12V, CL = 3nF, 80~20% 30 50 70 ns Input Threshold Voltage Rising Edge VZCD Increasing 1.9 2.1 2.3 V VZCD-HYST Threshold Voltage Hysteresis VZCD Decreasing 0.25 0.35 0.45 V VZCD-HIGH Upper Clamp Voltage IZCD = 3mA 8 10 VZCD-LOW Lower Clamp Voltage 0.35 0.45 0.55 V VZCD-SSC Starting Source Current Threshold Voltage 0.70 0.90 1.10 V 200 ns V PFC Zero-Current Detection Section VZCD tDELAY tRESTART-PFC Maximum Delay from ZCD to Output Turn-On VCOMP = 5V, fS = 60kHz 100 V Restart Time 300 500 700 µs Inhibit Time (Maximum Switching VCOMP = 5V Frequency Limit) 1.5 2.5 3.5 µs VZCD-DIS PFC Enable / Disable Function Threshold Voltage 0.15 0.20 0.25 V tZCD-DIS PFC Enable / Disable Function Debounce Time 100 150 200 µs tINHIB VZCD = 100mV Continued on the following page… © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Electrical Characteristics (Continued) www.fairchildsemi.com 9 VDD=15V, TA=-40°C ~105°C (TA=TJ), unless otherwise specified. Symbol Parameter Conditions Min. Typ. Max. Units 1/2.75 1/3.00 1/3.25 V/V 3 5 7 kΩ 1.2 2.0 mA PWM STAGE Feedback Input Section AV Input-Voltage to Current Sense Attenuation(4) AV = VCS /VFB , 0 < VCS < 0.9 ZFB Input Impedance(4) VFB > VG IOZ Bias Current VFB = VOZ VOZ Zero Duty Cycle Input Voltage 0.7 0.9 1.1 V VFB-OLP Open-Loop Protection Threshold Voltage 3.9 4.2 4.5 V tFB-OLP The Debounce Time for OpenLoop Protection 40 50 60 ms tFB-SS Internal Soft-Start Time(4) 4 5 6 ms 2.45 2.50 2.55 VFB = 0V~3.6V DET Pin OVP and Valley Detection Section VDET-OVP Comparator Reference Voltage V Av Open-Loop Gain(4) 60 dB BW Gain Bandwidth(4) 1 MHz tDET-OVP IDET-SOURCE VDET-LOW tVALLEY-DELAY Output OVP (Auto-Recovery) Debounce Time 100 Maximum Source Current VDET = 0V Lower Clamp Voltage IDET = 1mA Delay Time from Valley Signal Detected to Output Turn-On(4) tOFF-BNK Leading-Edge Blanking Time for DET-OVP (2.5V) and Valley Signal when PWM MOS Turns Off(4) tTIME-OUT Time-Out After tOFF-MIN(4) 150 200 µs 1 mA 0.15 0.25 0.35 V 150 200 250 ns 2.5 µs 8 9 10 µs 38 45 52 µs PWM Oscillator Section tON-MAX-PWM tOFF-MIN Maximum On-Time Minimum Off-Time VFB ≧ VN, TA = 25°C 5 VFB = VG µs 20.5 VN Beginning of Green-On Mode at FB Voltage Level 1.95 2.10 2.25 V VG Beginning of Green-Off Mode at FB Voltage Level 1.00 1.15 1.30 V ΔVG Hysteresis for Beginning of Green-Off Mode at FB Voltage Level(4) 0.1 V Continued on the following page… © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Electrical Characteristics (Continued) www.fairchildsemi.com 10 VDD=15V, TA=-40°C~105°C (TA=TJ), unless otherwise specified. Symbol VCTRL-PFC-BM VCTRL-PFC-ON Parameter Threshold Voltage on FB Pin for PFC Burst Mode Conditions Min. Typ. Max. RANGE Pin Internally Open 1.65 1.70 1.75 RANGE Pin Internally Ground 1.60 1.65 1.70 1.75 1.80 1.85 Threshold Voltage on FB Pin for PFC Normal Operating Units V V tPFC-BM Debounce Time for PFC Burst Mode PFC Normal Operating Burst Mode 100 ms tPFC-ON Debounce Time for PFC Recovery to Normal Operating PFC Burst Mode Normal Operating 200 µs VFB < VG, TA = 25°C tSTARTER-PWM Start Timer (Time-Out Timer) VFB > VFB-OLP, TA = 25°C 1.85 2.25 2.65 ms 22 28 34 µs 16.0 17.5 19.0 V 1.5 V PWM Output Section PWM Gate Output Clamping Voltage VDD = 25V VOL PWM Gate Output Voltage Low VDD = 15V, IO = 100mA VOH PWM Gate Output Voltage High VDD = 15V, IO = 100mA tR PWM Gate Output Rising Time CL = 3nF, VDD = 12V, 20~80% 80 110 ns tF PWM Gate Output Falling Time CL = 3nF, VDD = 12V, 20~80% 40 70 ns 150 200 ns VCLAMP 8 V Current Sense Section tPD VLIMIT VSLOPE Delay to Output Limit Voltage on CSPWM Pin for Over-Power Compensation Slope Compensation(4) IDET < 75µA, TA = 25°C 0.81 0.84 0.87 IDET = 185µA, TA = 25°C 0.69 0.72 0.75 IDET = 350µA, TA = 25°C 0.55 0.58 0.61 IDET = 550µA, TA = 25°C 0.37 0.40 0.43 tON = 45µs, RANGE = Open 0.25 0.30 0.35 tON = 0µs 0.05 0.10 0.15 tON-BNK Leading-Edge Blanking Time 300 VCS-FLOATING CSPWM Pin Floating VCSPWM Clamped High Voltage CSPWM Pin Floating tCS-H Delay Time, CS Pin Floating CSPWM Pin Floating 4.5 V ns 5.0 150 V V µs Continued on the following page… © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Electrical Characteristics (Continued) www.fairchildsemi.com 11 VDD=15V, TA=-40°C~105°C (TA=TJ), unless otherwise specified. Symbol Parameter Conditions Min. Typ. Max. Units 125 140 155 °C RT Pin Over-Temperature Protection Section TOTP TOTP-HYST IRT VRT-AR VRT-OTP-LEVEL Internal Threshold Temperature for OTP(4) Hysteresis Temperature for Internal OTP(4) 30 Internal Source Current of RT Pin °C 90 100 110 µA Protection Triggering Voltage 0.75 0.80 0.85 V Threshold Voltage for Two-Level Debounce Time 0.45 0.50 0.55 V tRT-OTP-H Debounce Time for OTP tRT-OTP-L Debounce Time for Externally Triggering 10 VRT < VRT-OTP-LEVEL Note: 4. Guaranteed by design. © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 70 110 ms 150 µs FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Electrical Characteristics (Continued) www.fairchildsemi.com 12 These characteristic graphs are normalized at TA=25°C. 7.85 12.5 7.8 VDD-PWM-OFF (V) VDD-ON (V) 12 11.5 11 7.75 7.7 7.65 7.6 7.55 10.5 7.5 10 7.45 -40 -30 -15 0 25 50 75 85 100 -40 125 -30 -15 0 Temperature (ºC) 25 50 75 85 100 125 Temperature (ºC) Figure 5. Turn-On Threshold Voltage Figure 6. PWM-Off Threshold Voltage 6 29.0 28.5 4 V DD-OVP (V) VDD-OFF (V) 5 3 2 1 28.0 27.5 27.0 -40 -25 -10 0 -40 -30 -15 0 25 50 Temperature (ºC) 75 85 100 35 50 65 80 95 110 125 Figure 8. VDD Over-Voltage Protection Threshold 8.0 16.0 14.0 I DD-OP (mA) 7.0 12.0 10.0 8.0 6.0 6.0 5.0 4.0 -40 -25 -10 5 20 35 50 65 80 -40 -25 -10 95 110 125 5 Temperature(o C) 20 35 50 65 80 95 110 125 Temperature(o C) Figure 9. Startup Current Figure 10. Operating Current 17.0 2.60 16.5 2.55 16.0 V Z(V) V REF (V) 20 Temperature(o C) Figure 7. Turn-Off Threshold Voltage I DD-ST (A) 5 125 2.50 2.45 15.5 15.0 14.5 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Typical Performance Characteristics 14.0 2.40 -40 -25 -10 5 20 35 50 65 80 -40 -25 -10 95 110 125 Figure 11. PFC Output Feedback Reference Voltage © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 5 20 35 50 65 80 95 110 125 Temperature(o C) Temperature(o C) Figure 12. PFC Gate Output Clamping Voltage www.fairchildsemi.com 13 These characteristic graphs are normalized at TA=25°C. 28.0 0.95 tON-MAX-PFC (sec) 27.0 0.90 V CSPFC (V) 26.0 25.0 24.0 0.85 0.80 23.0 22.0 0.75 -40 -25 -10 5 20 35 50 65 80 95 110 125 -40 -25 -10 5 20 Temperature(o C) 35 50 65 80 95 110 125 Temperature(o C) Figure 13. PFC Maximum On-Time Figure 14. PFC Peak Current Limit Voltage 45 19.0 44 tON-MAX-PWM (µs) 18.5 V CLAMP (V) 18.0 17.5 17.0 43 42 41 40 16.5 39 16.0 -40 -25 -10 5 20 35 50 65 80 38 95 110 125 -40 -30 -15 0 o Temperature( C) 50 75 85 100 125 Figure 16. PWM Maximum On-Time 2.3 1.4 2.2 1.3 V G (V) V N(V) Figure 15. PWM Gate Output Clamping Voltage 2.1 2.0 1.2 1.1 1.9 1.0 -40 -25 -10 5 20 35 50 65 80 95 110 125 -40 -25 -10 Temperature(o C) 5 20 35 50 65 80 95 110 125 Temperature(o C) Figure 17. Beginning of Green-On Mode at VFB Figure 18. Beginning of Green-Off Mode at VFB 21.5 5 4.9 21 4.8 20.5 tOFF,MIN (µs) tOFF,MIN (µs) 25 Temperature (ºC) 4.7 4.6 4.5 20 19.5 4.4 19 4.3 18.5 4.2 -40 -30 -15 0 25 50 75 85 100 18 125 -40 Temperature (ºC) -30 -15 0 25 50 75 85 100 125 Temperature (ºC) Figure 19. PWM Minimum Off-Time for VFB > VN © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Typical Performance Characteristics (Continued) Figure 20. PWM Minimum Off-Time for VFB=VG www.fairchildsemi.com 14 These characteristic graphs are normalized at TA=25°C. 0.295 2.60 V DET-OVP (V) VDET-LOW (V) 0.29 0.285 0.28 2.55 2.50 2.45 0.275 2.40 0.27 -40 -30 -15 0 25 50 75 85 100 -40 -25 -10 125 5 35 50 65 80 95 110 125 Figure 22. Reference Voltage for Output Over-Voltage Protection of DET Pin Figure 21. Lower Clamp Voltage of DET Pin 110 0.90 105 0.85 V RT-LATCH (V) I RT (A) 20 Temperature(o C) Temperature (ºC) 100 95 90 0.80 0.75 0.70 -40 -25 -10 5 20 35 50 65 80 95 110 125 -40 -25 -10 Temperature(o C) 20 35 50 65 80 95 110 125 Temperature(o C) Figure 24. Over-Temperature Protection Threshold Voltage of RT Pin Figure 23. Internal Source Current of RT Pin © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 5 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Typical Performance Characteristics (Continued) www.fairchildsemi.com 15 PFC Stage Multi-Vector Error Amplifier and THD Optimizer VCOMP RS PFC MOS Filp-Flop For better dynamic performance, faster transient response, and precise clamping on the PFC output, FAN6920MR uses a transconductance type amplifier with proprietary innovative multi-vector error amplifier (US Patent 6,900,623). The schematic diagram of this amplifier is shown in Figure 25. The PFC output voltage is detected from the INV pin by an external resistor divider circuit that consists of R1 and R2. When PFC output variation voltage reaches 6% over or under the reference voltage of 2.5V, the multi-vector error amplifier adjusts its output sink or source current to increase the loop response to simplify the compensated circuit. PFC VO Error Amplifier R1 2.5V 3 4 RS CSPFC THD Optimizer + INV R2 + Sawtooth Generator FAN6920MR Figure 26. Multi-Vector Error Amplifier with THD Optimizer Figure 25. Multi-Vector Error Amplifier The feedback voltage signal on the INV pin is compared with reference voltage 2.5V, which makes the error amplifier source or sink current to charge or discharge its output capacitor CCOMP. The COMP voltage is compared with the internally generated sawtooth waveform to determine the on-time of PFC gate. Normally, with lower feedback loop bandwidth, the variation of the PFC gate on-time should be very small and almost constant within one input AC cycle. However, the power factor correction circuit operating at light-load condition has a defect, zero crossing distortion; which distorts input current and makes the system’s Total Harmonic Distortion (THD) worse. To improve the result of THD at light-load condition, especially at high input voltage, an innovative THD optimizer (US Patent 7,116,090) is inserted by sampling the voltage across the current-sense resistor. This sampling voltage on current-sense resistor is added into the sawtooth waveform to modulate the on-time of PFC gate, so it is not constant on-time within a half AC cycle. The method of operation block between THD optimizer and PWM is shown in Figure 26. After THD optimizer processes, around the valley of AC input voltage, the compensated on-time becomes wider than the original. The PFC on-time, which is around the peak voltage, is narrowed by the THD optimizer. The timing sequences of the PFC MOS and the shape of the inductor current are shown in Figure 27. Figure 28 shows the difference between calculated fixed on-time mechanism and fixed on-time with THD optimizer during a half AC cycle. © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 Current (A) Figure 27. Operation Waveforms of Fixed On-Time with and without THD Optimizer FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Functional Description Figure 28. Calculated Waveforms of Fixed On-Time with and without THD Optimizer During a Half AC Cycle www.fairchildsemi.com 16 VZCD A built-in low-voltage MOSFET can be turned on or off according to VVIN voltage level and PFC status. The drain pin of this internal MOSFET is connected to the RANGE pin. Figure 29 shows the status curve of VVIN voltage level and RANGE impedance (open or ground). 10V 2.1V 1.75V VDS t PFCVO VIN,MAX Inhibit Time Zero-Current Detection (ZCD Pin) Figure 30 shows the internal block of zero-current detection. The detection function is performed by sensing the information on an auxiliary winding of the PFC inductor. Referring to Figure 31, when PFC MOS is off, the stored energy of the PFC inductor starts to release to the output load. Then the drain voltage of PFC MOS starts to decrease since the PFC inductor resonates with parasitic capacitance. Once the ZCD pin voltage is lower than the triggering voltage (1.75V typical), the PFC gate signal is sent again to start a new switching cycle. If PFC operation needs to be shut down due to abnormal condition, pull the ZCD pin LOW, voltage under 0.2V (typical), to activate the PFC disable function to stop PFC switching operation. For preventing excessive high switching frequency at light load, a built-in inhibit timer is used to limit the minimum tOFF time. Even if the ZCD signal has been detected, the PFC gate signal is not sent during the inhibit time (2.5µs typical). t Figure 31. Operation Waveforms of PFC Zero-Current Detection Protection for PFC Stage PFC Output Voltage UVP and OVP (INV Pin) FAN6920MR provides several kinds of protection for PFC stage. PFC output over- and under-voltage are essential for PFC stage. Both are detected and determined by INV pin voltage, as shown in Figure 32. When INV pin voltage is over 2.75V or under 0.45V, due to overshoot or abnormal conditions, and lasts for a debounce time around 70µs; the OVP or UVP circuit is activated to stop PFC switching operation immediately. The INV pin is not only used to receive and regulate PFC output voltage; it can also perform PFC output OVP/ UVP protection. For failure-mode test, this pin can shut down PFC switching if pin floating occurs. Figure 32. Internal Block of PFC Overand Under-Voltage Protection Figure 30. Internal Block of the Zero-Current Detection © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 t PFC Gate Figure 29. Hysteresis Behavior between RANGE Pin and VIN Pin Voltage FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller RANGE Pin www.fairchildsemi.com 17 During PFC stage switching operation, the PFC switch current is detected by the current-sense resistor on the CSPFC pin and the detected voltage on this resistor is delivered to the input terminal of a comparator and compared with a threshold voltage 0.82V (typical). Once the CSPFC pin voltage is higher than the threshold voltage, the PFC gate is turned off immediately. The PFC peak switching current is adjustable by the current-sense resistor. Figure 33 shows the measured waveform of PFC gate and CSPFC pin voltage. PFC MOS Current Limit 0.82V CSPFC OPFC Figure 33. Cycle-by-Cycle Current Limiting Brownout / In Protection (VIN Pin) With AC voltage detection, FAN6920MR can perform brownout / in protection (AC voltage UVP). Figure 34 shows the key operation waveforms of brownout / in protection. Both use the VIN pin to detect AC input voltage level and the VIN pin is connected to AC input by a resistor divider (refer to Figure 1); therefore, the VVIN voltage is proportional to the AC input voltage. When the AC voltage drops and VVIN voltage is lower than 1V for 100ms, the UVP protection is activated and the COMP pin voltage is clamped to around 1.6V. Because PFC gate duty is determined by comparing the sawtooth waveform and COMP pin voltage, lower COMP voltage results in narrow PFC on-time, so that the energy converged is limited and the PFC output voltage decreases. When INV pin is lower than 1.2V, FAN6920MR stops all PFC and PWM switching operation immediately until VDD voltage drops to turn-off voltage then rises to turn-on voltage again (UVLO). When the brownout protection is activated, all switching operation is turned off and, VDD voltage enters hiccup mode up and down continuously. Until VVIN voltage is higher than 1.3V (typical) and VDD reaches turn-on voltage again, the PWM and PFC gate is sent. Figure 34. Operation Waveforms of Brownout / In Protection VDD VDD Hiccup Mode Brownout Brown-In AC Input OPWM OPFC Figure 35. Measured Waveform of Brownout / In Protection (Adapter Application) FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller PFC Peak Current Limiting (CSPFC Pin) The measured waveforms of brownout / in protection are shown in Figure 35. © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 www.fairchildsemi.com 18 To minimize the power dissipation at light-load condition, the FAN6920MR PFC control enters burstmode operation. As the load decreases, the PWM feedback voltage (VFB) decreases. When VFB < VCTRLPFC-BM for 100ms, the device enters PFC burst mode, the VCOMP pulls high to VCOMP-H, and PFC output voltage increases. When the PFC feedback voltage on INV pin (VINV) triggers the OVP threshold voltage (VINV-OVP), VCOMP pulls low to VCOMP-L, the OPFC pin switching stops and the PFC output voltages start to drop. Once the VINV drops below the feedback comparator reference voltage (VREF), VCOMP pulls high to VCOMP-H and OPFC starts switching again. Burst-mode operation alternately enables and disables switching of the power MOSFET to reduce the switching loss at light-load condition. Figure 37. VCOMP-H Voltage vs. VVIN Voltage Characteristic Curve PWM Stage HV Startup and Operating Current (HV Pin) Figure 36. PFC Burst Mode Behavior The VCOMP-H is adjusted by the voltage of the VIN pin, as shown in Figure 1. Since the VIN pin is connected to rectified AC input line voltage through the resistive divider, a higher line voltage generates a higher VIN pin voltage. The VCOMP-H decreases as VIN pin voltage increases, making the PFC choke current be limited at a higher input voltage to reduce acoustic noise. If the VCOMP-H is below the PFC VOZ, the PFC automatically shuts down at light load with high line voltage input condition. The HV pin is connected to the AC line through a resistor (refer to Figure 1). With a built-in high-voltage startup circuit, when AC voltage is applied to the power system, FAN6920MR provides a high current to charge the external VDD capacitor to speed up controller’s startup time and build up normal rated output voltage within three seconds. To save power consumption, after VDD voltage exceeds turn-on voltage and enters normal operation; this high-voltage startup circuit is shut down to avoid power loss from startup resistor. Figure 1 shows the characteristic curve of VDD voltage and operating current IDD. When VDD voltage is lower than VDD-PWM-OFF, FAN6920MR stops all switching operation and turns off unnecessary internal circuits to reduce operating current. By doing so, the period from VDD-PWM-OFF to VDD-OFF can be extended and the hiccup mode frequency can be decreased to reduce the input power in case of output short circuit. Figure 39 shows the typical waveforms of VDD voltage and gate signal with hiccup mode operation. Figure 38. VDD vs. IDD-OP Characteristic Curve © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller PFC Burst Mode www.fairchildsemi.com 19 VDD-PWM-OFF IDD-OP VDD-OFF Gate IDD-PWM-OFF IDD-ST PWM switch start to resonate concurrently. When the drain voltage on the PWM switch falls, the voltage across on auxiliary winding VAUX also decreases since auxiliary winding is coupled to primary winding. Once the VAUX voltage resonates and falls to negative, VDET voltage is clamped by the DET pin (refer to Figure 41) and FAN6920MR is forced to flow out a current IDET. FAN6920MR reflects and compares this IDET current. If this source current rises to a threshold current, PWM gate signal is sent out after a fixed delay time (200ns typical). Figure 39. Typical Waveform of VDD Voltage and Gate Signal at Hiccup Mode Operation Green-Mode Operation and PFC-ON / OFF Control (FB Pin) Green mode further reduces power loss in the system (e.g. switching loss). Through off-time modulation to regulate switching frequency according to FB pin voltage. When output loading decreases, FB voltage lowers due to secondary feedback movement and the tOFF-MIN is extended. After tOFF-MIN (determined by FB voltage), the internal valley-detection circuit is activated to detect the valley on the drain voltage of the PWM switch. When the valley signal is detected, FAN6920MR outputs a PWM gate signal to turn on the switch and begin a new switching cycle. With green mode operation and valley detection, at light-load condition; the power system can perform extended valley switching a DCM operation and can further reduce switching loss for better conversion efficiency. The FB pin voltage versus tOFF-MIN time characteristic curve is shown in Figure 40. As Figure 40 shows, FAN6920MR can narrow down to 2.25ms tOFF time, which is around 440Hz switching frequency. Referring to Figure 1 and Figure 2, FB pin voltage is not only used to receive secondary feedback signal to determine gate on-time, but also determines PFC stage operating mode. Figure 41. Valley Detection Start to Idet flow out detect valley from DET pin VAUX 0V Delay time and then trigger gate signal VDET Valley switching 0V OPWM tOFF Figure 42. Measured Waveform of Valley Detection High / Low Line Over-Power Compensation (DET Pin) Valley Detection (DET Pin) Generally, when the power switch turns off, there is a delay from gate signal falling edge to power switch off. This delay is produced by an internal propagation delay of the controller and the turn-off delay of the PWM switch due to gate resistor and gate-source capacitor CISS. At different AC input voltages, this delay produces different maximum output power with the same PWM current limit level. Higher input voltage generates higher maximum output power because applied voltage on primary winding is higher and causes higher rising slope inductor current. It results in higher peak inductor current at the same delay. Furthermore, under the same output wattage, the peak switching current at high line is lower than that at low line. Therefore, to make the maximum output power close at different input voltages, the controller needs to regulate VLIMIT voltage of the CSPWM pin to control the PWM switch current. When FAN6920MR operates in green mode, tOFF-MIN is determined by the green-mode circuit according to FB pin voltage level. After tOFF-MIN, the internal valleydetection circuit is activated. During tOFF of the PWM switch, when transformer inductor current discharges to zero, the transformer inductor and parasitic capacitor of Referring to Figure 1, during tON of the PWM switch, the input voltage is applied to primary winding and the voltage across on auxiliary winding VAUX is proportional to primary winding voltage. As the input voltage increases, the reflected voltage on auxiliary winding VAUX becomes higher as well. FAN6920MR also clamps Figure 40. VFB Voltage vs. tOFF-MIN Time Characteristic Curve © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller VDD-ON www.fairchildsemi.com 20 in and a small RC filter (e.g. 100Ω, 470pF) is recommended between the CSPWM pin and GND. As the input voltage increases, the reflected voltage on the auxiliary winding VAUX becomes higher as well as the current IDET and the controller regulates the VLIMIT to a lower level. VDD over-voltage protection prevents device damage once VDD voltage is higher than device stress rating voltage. In the case of VDD OVP, the controller stops all switching operation immediately and enters autorecovery protection. The RDET resistor is connected from auxiliary winding to the DET pin. Engineers can adjust this RDET resistor to get proper VLIMIT voltage to fit power system needs. The characteristic curve of IDET current vs. VLIMIT voltage on CSPWM pin is shown in Figure 44. I DET VIN N A NP RDET (1) where VIN is input voltage; NA is turn number of auxiliary winding; and NP is turn number of primary winding. VAUX VDET OPWM Figure 43. Relationship between VAUX and VIN Protection for PWM Stage VDD Pin Over-Voltage Protection (OVP) Adjustable Over-Temperature Protection and Externally Protection Triggering (RT Pin) Figure 45 is a typical application circuit with an internal block of RT pin. As shown, a constant current IRT flows out from the RT pin, so the voltage VRT on the RT pin can be obtained as IRT current multiplied by the resistor, which consists of NTC resistor and RA resistor. If the RT pin voltage is lower than 0.8V and lasts for a debounce time, auto-recovery protection is activated and stops all PFC and PWM switching. RT pin is usually used to achieve over-temperature protection with a NTC resistor and provides external protection triggering for additional protection. Engineers can use an external triggering circuit (e.g. transistor) to pull the RT pin low and activate controller auto-recovery protection. Generally, the external protection triggering needs to activate rapidly since it is usually used to protect the power system from abnormal conditions. Therefore, the protection debounce time of the RT pin is set to around 110µs once the RT pin voltage is lower than 0.5V. For over-temperature protection, because the temperature does not change immediately; the RT pin voltage is reduced slowly as well. The debounce time for adjustable OTP should not need a fast reaction. To prevent improper protection triggering on the RT pin due to exacting test condition (e.g. lightning test); when the RT pin triggering voltage is higher than 0.5V, the protection debounce time is set to around 10ms. To avoid improper triggering on the RT pin, add a small value capacitor (e.g. 1000pF) paralleled with NTC and the RA resistor. Figure 44. IDET Current vs. VLIMIT Voltage Characteristic Curve Leading-Edge Blanking (LEB) When the PFC or PWM switches are turned on, a voltage spike is induced on the current-sense resistor due to the reciprocal effect by reverse-recovery energy of the output diode and COSS of power MOSFET. To prevent this spike, a leading-edge blanking time is built© 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller the DET pin voltage and flows out current IDET. Since the current IDET is in accordance with VAUX voltage, FAN6920MR depends on this current during tON to regulate the current limit level of the PWM switch to perform high / low line over-power compensation. Figure 45. Adjustable Over-Temperature Protection www.fairchildsemi.com 21 Referring to Figure 1, during the discharge time of PWM transformer inductor; the voltage across on auxiliary winding is reflected from secondary winding and therefore the flat voltage on the DET pin is proportional to the output voltage. FAN6920MR can sample this flat voltage level after a tOFF blanking time to perform output over-voltage protection. This tOFF blanking time is used to ignore the voltage ringing from leakage inductance of PWM transformer. The sampling flat voltage level is compared with internal threshold voltage 2.5V and, once the protection is activated, FAN6920MR enters autorecovery protection. The controller can protect rapidly by this kind of cycleby-cycle sampling method in the case of output over voltage. The protection voltage level can be determined by the ratio of external resistor divider RA and RDET. The flat voltage on DET pin can be expressed by the following equation: VDET N A N S VO RA RDET RA (2) VO t NA NS t PFC _ VO VDET VO NA NP NA RA N S RDET R A Figure 47. FB Pin Open-Loop, Short Circuit, and Overload Protection Referring to Figure 47; outside of FAN6920MR, the FB pin is connected to the collector of transistor of an optocoupler. Inside, the FB pin is connected to an internal voltage bias through a resistor of around 5k. As the output loading is increased, the output voltage is decreased and the sink current of the transistor of the opto-coupler on primary side is reduced. The FB pin voltage is increased by internal voltage bias. In the case of an open loop, output short-circuit, or overload condition; this sink current is further reduced and the FB pin voltage is pulled HIGH by internal bias voltage. When the FB pin voltage is higher than 4.2V for 50ms, the FB pin protection is activated. PWM Gate VAUX Open-Loop, Short-Circuit, and Overload Protection (FB Pin) Sampling Here Under-Voltage Lockout (UVLO, VDD Pin) Referring to Figure 1 and Figure 39, the turn-on and turn-off VDD threshold voltages are fixed at 18V and 10V, respectively. During startup, the hold-up capacitor (VDD capacitor) is charged by HV startup current until VDD voltage reaches the turn-on voltage. Before the output voltage rises to rated voltage and delivers energy to the VDD capacitor from auxiliary winding, this hold-up capacitor must sustain the VDD voltage energy for operation. When VDD voltage reaches turn-on voltage, FAN6920MR starts all switching operation if no protection is triggered before VDD voltage drops to turnoff voltage VDD-PWM-OFF. tOFF Blanking 0.3V t FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Output Over-Voltage Protection (DET Pin) Figure 46. Operation Waveform of Output Over-Voltage Detection © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 www.fairchildsemi.com 22 FAN6920MR — Integrated Critical-Mode PFC and Quasi-Resonant Current-Mode Flyback PWM Controller Physical Dimensions Figure 48. 16-Pin Small Outline Package (SOIC) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild’s worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor’s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/, © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 www.fairchildsemi.com 23 FAN6920MR — Integrated Critical Mode PFC and Quasi-Resonant Current Mode PWM Controller © 2010 Fairchild Semiconductor Corporation FAN6920MR • Rev. 1.0.3 www.fairchildsemi.com 24