AEROFLEX UT54LVDS032LV-UPA

Standard Products
UT54LVDS032LV Low Voltage Quad Receiver
Data Sheet
May, 2003
FEATURES
INTRODUCTION
q
q
q
q
q
q
q
q
q
The UT54LVDS032LV Quad Receiver is a quad CMOS
differential line receiver designed for applications requiring
ultra low power dissipation and high data rates. The device is
designed to support data rates in excess of 400.0 Mbps (200
MHz) utilizing Low Voltage Differential Signaling (LVDS)
technology.
>400.0 Mbps (200 MHz) switching rates
+340mV differential signaling
3.3 V power supply
TTL compatible outputs
Cold spare all pins
Ultra low power CMOS technology
4.0ns maximum propagation delay
0.35ns maximum differential skew
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Method 1019
- Total-dose: 300 krad(Si) and 1Mrad(Si)
- Latchup immune (LET > 100 MeV-cm2 /mg)
q Packaging options:
- 16-lead flatpack (dual in-line)
q Standard Microcircuit Drawing 5962-98652
- QML Q and V compliant part
The UT54LVDS032LV accepts low voltage (340mV)
differential input signals and translates them to 3V CMOS
output levels. The receiver supports a three-state function that
may be used to multiplex outputs. The receiver also supports
OPEN, shorted and terminated (100 Ω) input fail-safe. Receiver
output will be HIGH for all fail-safe conditions.
The UT54LVDS032LV and companion quad line driver
UT54LVDS031LV provides new alternatives to high power
pseudo-ECL devices for high speed point-to-point interface
applications.
All pins have Cold Spare buffers. These buffers will be high
impedance when V DD is tied to VSS .
RIN1+
+
RIN1-
R1
ROUT1
R2
ROUT2
R3
ROUT3
R4
ROUT4
-
RIN2+
+
RIN2-
-
RIN3+
+
RIN3-
-
RIN4+
+
RIN4-
-
EN
EN
Figure 1. UT54LVDS032LV Quad Receiver Block Diagram
1
APPLICATIONS INFORMATION
1
R IN1-
16
VDD
R IN1+
2
15
R IN4-
R OUT1
3
14
R IN4+
13
12
R OUT4
EN
UT54LVDS032LV
Receiver
The UT54LVDS032LV receiver’s intended use is primarily in
an uncomplicated point-to-point configuration as is shown in
Figure 3. This configuration provides a clean signaling
environment for quick edge rates of the drivers. The receiver is
connected to the driver through a balanced media which may be
a standard twisted pair cable, a parallel pair cable, or simply
PCB traces. Typically, the characteristic impedance of the media
is in the range of 100Ω. A termination resistor of 100Ω should
be selected to match the media and is located as close to the
receiver input pins as possible. The termination resistor converts
the current sourced by the driver into voltages that are detected
by the receiver. Other configurations are possible such as a
multi-receiver configuration, but the effects of a mid-stream
connector(s), cable stub(s), and other impedance discontinuities,
as well as ground shifting, noise margin limits, and total
termination loading must be taken into account.
R OUT2
4
5
R IN2+
6
11
R OUT3
R IN2-
7
10
R IN3+
V SS
8
9
R IN3-
EN
Figure 2. UT54LVDS032LV Pinout
TRUTH TABLE
ENABLE
Enables
Input
Output
EN
EN
RIN+ - R IN -
ROUT
L
H
X
Z
VID > 0.1V
H
V ID < -0.1V
L
Full Fail-safe
OPEN/SHORT or
Terminated
H
All other combinations
of ENABLE inputs
DATA
INPUT
Name
Description
2, 6, 10, 14
RIN+
Non-inverting receiver input pin
1, 7, 9, 15
RIN-
Inverting receiver input pin
3, 5, 11, 13
ROUT
Receiver output pin
4
EN
Active high enable pin, OR-ed
with EN
12
EN
Active low enable pin, OR-ed
with EN
16
VDD
Power supply pin, +3.3 + 0.3V
8
V SS
Ground pin
RT 100Ω
+
-
DATA
OUTPUT
1/4 UT54LVDS031LV
Figure 3. Point-to-Point Application
The UT54LVDS032LV differential line receiver is capable of
detecting signals as low as 100mV, over a + 1V common-mode
range centered around +1.2V. This is related to the driver offset
voltage which is typically +1.2V. The driven signal is centered
around this voltage and may shift +1V around this center point.
The +1V shifting may be the result of a ground potential
difference between the driver’s ground reference and the
receiver’s ground reference, the common-mode effects of
coupled noise or a combination of the two. Both receiver input
pins should honor their specified operating input voltage range
of 0V to +2.4V (measured from each pin to ground).
PIN DESCRIPTION
Pin No.
1/4 UT54LVDS032LV
2
Receiver Fail-Safe
2. Terminated Input. If the driver is disconnected (cable
unplugged), or if the driver is in a three-state or poweroff condition, the receiver output will again be in a
HIGH state, even with the end of cable 100Ω
termination resistor across the input pins. The
unplugged cable can become a floating antenna which
can pick up noise. If the cable picks up more than 10mV
of differential noise, the receiver may see the noise as
a valid signal and switch. To insure that any noise is
seen as common-mode and not differential, a balanced
interconnect should be used. Twisted pair cable offers
better balance than flat ribbon cable.
The UT54LVDS032LV receiver is a high gain, high speed
device that amplifies a small differential signal (20mV) to TTL
logic levels. Due to the high gain and tight threshold of the
receiver, care should be taken to prevent noise from appearing
as a valid signal.
The receiver’s internal fail-safe circuitry is designed to source/
sink a small amount of current, providing fail-safe protection
(a stable known state of HIGH output voltage) for floating,
terminated or shorted receiver inputs.
1. Open Input Pins. The UT54LVDS032LV is a quad
receiver device, and if an application requires only 1, 2
or 3 receivers, the unused channel(s) inputs should be
left OPEN. Do not tie unused receiver inputs to ground
or any other voltages. The input is biased by internal
high value pull up and pull down resistors to set the
output to a HIGH state. This internal circuitry will
guarantee a HIGH, stable output state for open inputs.
3. Shorted Inputs. If a fault condition occurs that shorts
the receiver inputs together, thus resulting in a 0V
differential input voltage, the receiver output remains
in a HIGH state. Shorted input fail-safe is not supported
across the common-mode range of the device (VSS to
2.4V). It is only supported with inputs shorted and no
external common-mode voltage applied.
3
ABSOLUTE MAXIMUM RATINGS1
(Referenced to VSS )
SYMBOL
PARAMETER
LIMITS
V DD
DC supply voltage
VI/O
Voltage on any pin during operation
-0.3 to (V DD + 0.3V)
Voltage on any pin during cold spare
-.3 to 4.0V
T STG
-0.3 to 4.0V
Storage temperature
-65 to +150°C
PD
Maximum power dissipation
1.25 W
TJ
Maximum junction temperature 2
+150°C
Thermal resistance, junction-to-case3
10°C/W
DC input current
±10mA
ΘJC
II
Notes:
1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device
at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. E xposure to absolute maximum rating
conditions for extended periods may affect device reliability and performance.
2. Maximum junction temperature may be increased to +175°C during burn-in and life test .
3. Test per MIL-STD-883, Method 1012.
RECOMMENDED OPERATING CONDITIONS
SYMBOL
PARAMETER
LIMITS
V DD
Positive supply voltage
3.0 to 3.6V
TC
Case temperature range
-55 to +125°C
V IN
DC input voltage, receiver inputs
DC input voltage, logic inputs
4
2.4V
0 to V DD for EN, EN
DC ELECTRICAL CHARACTERISTICS 1
(VDD = 3.3V + 0.3V; -55°C < TC < +125°C)
SYMBOL
PARAMETER
CONDITION
MIN
MAX
V IH
High-level input voltage
(TTL)
VIL
Low-level input voltage
(TTL)
0.8
V
VOL
Low-level output voltage
IOL = 2mA, V DD = 3.0V
0.25
V
V OH
High-level output voltage
IOH = -0.4mA, V DD = 3.0V
2.7
Logic input leakage current
Enables = EN/EN = 0 and 3.6V,
V DD = 3.6
-10
+10
µA
Receiver input Current
V IN = 2.4V
-15
+15
µΑ
Cold Spare Leakage Current
V IN=3.6V, V DD =VSS
-20
+20
µΑ
V TH3
Differential Input High Threshold
V CM = +1.2V
+100
mV
VTL 3
Differential Input Low Threshold
V CM = +1.2V
-100
IOZ3
Output Three-State Current
Disabled, VOUT = 0 V or VDD
-10
V CL
Input clamp voltage
ICL = +18mA
-1.5
Output Short Circuit Current
Enabled, V OUT = 0 V2
-15
Supply current, receivers enabled
EN, EN = V DD or V SS
IIN
II
ICS
IOS 2, 3
ICC3
2.0
UNIT
V
V
mV
+10
µΑ
V
-130
mA
15
mA
Inputs Open
I CCZ 3
Supply current, receivers disabled
EN = VSS, EN = VDD
Inputs Open
mA
4
Notes:
1. Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground.
2. Output short circuit current (IOS ) is specified as magnitude only, minus sign indicates direction only. Only one output should be shorted at a time, do not excee d
maximum junction temperature specification.
3. Guaranteed by characterization.
5
AC SWITCHING CHARACTERISTICS1, 2, 3
(V DD = +3.3V + 0.3V, TA = -55 °C to +125 °C)
SYMBOL
PARAMETER
MIN
MAX
UNIT
tPHLD 6
Differential Propagation Delay High to Low
CL = 10pf (figures 4 and 5)
1.0
4.0
ns
tPLHD 6
Differential Propagation Delay Low to High
CL = 10pf (figures 4 and 5)
1.0
4.0
ns
tSKD4
Differential Skew (tPHLD - tPLHD ) (figures 4 and 5)
0
0.35
ns
tSK1 4
Channel-to-Channel Skew1 (figures 4 and 5)
0
0.5
ns
tSK2 4
Chip-to-Chip Skew5 (figures 4 and 5)
1.5
ns
tTLH 4
Rise Time (figures 4 and 5)
1.2
ns
tTHL 4
Fall Time (figures 4 and 5)
1.2
ns
tPHZ4
Disable Time High to Z (figures 6 and 7)
12
ns
tPLZ 4
Disable Time Low to Z (figures 6 and 7)
12
ns
tPZH 4
Enable Time Z to High (figures 6 and 7)
12
ns
tPZL 4
Enable Time Z to Low (figures 6 and 7)
12
ns
Notes:
1. Channel-to-Channel Skew is defined as the difference between the propagation delay of the channel and the other channels in t he same chip with an event on the inputs.
2. Generator waveform for all tests unless otherwise specified: f = 1 MHz, Z0 = 50Ω, tr and t f (0% - 100%) < 1ns for RIN and tr and tf < 1ns for EN or EN.
3. CL includes probe and jig capacitance.
4. Guaranteed by characterization.
5. Chip to Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays.
6. May be tested at higher load capacitance and the limit interpolated from characterization data to guarantee this parameter.
6
R IN+
Generator
R IN-
R
R OUT
10pF
50Ω
50Ω
Receiver Enabled
Figure 4. Receiver Propagation Delay and Transition Time Test Circuit or Equivalent Circuit
R IN-
+1.3V
0V Differential
+1.2V
V ID = 200mV
+1.1V
R IN+
tPHLD
tPLHD
VOH
80%
80%
50%
50%
R OUT
20%
20%
V OL
tTHL
tTLH
Figure 5. Receiver Propagation Delay and Transition Time Waveforms
7
EN
V DD
2K
R IN+
R IN-
10pf
2K
Figure 6. Receiver Three-State Delay Test Circuit or Equivalent Circuit
EN when EN = VDD
1.5V
VDD
1.5V
0V
V DD
1.5V
1.5V
EN when EN = V SS
0V
tPZL
tPLZ
Output when
VID = -100mV
Output when
VID = +100mV
50%
0.5V
VOZ
V OL
tPHZ
tPZH
0.5V
VOH
50%
V OZ
Figure 7. Receiver Three-State Delay Waveform
8
PACKAGING
Notes:
1. All exposed metalized areas are gold plated over electroplated nickel per MIL-PRF-38535.
2. The lid is electrically connected to VSS.
3. Lead finishes are in accordance to MIL-PRF-38535.
4. Package dimensions and symbols are similar to MIL-STD-1835 variation F-5A.
5. Lead position and coplanarity are not measured.
6. ID mark symbol is vendor option.
7. With solder, increase maximum by 0.003.
Figure 8. 16-pin Ceramic Flatpack
9
ORDERING INFORMATION
UT54LVDS032LV QUAD RECEIVER:
UT 54LVDS032LV- * *
* * *
Lead Finish:
(A) = Hot solder dipped
(C) = Gold
(X) = Factory option (gold or solder)
Screening:
(C) = Military Temperature Range flow
(P) = Prototype flow
Package Type:
(U) = 16-lead Flatpack (dual-in-line)
Access Time:
Not applicable
Device Type:
UT54 LVDS032LV L VDS Receiver
Notes:
1 . Lead finish (A,C, or X) must be specified.
2 . If an “X” is specified when ordering, then the part marking will match the lead finish and will be either “A” (solder) or “C” (gold).
3 . Prototype flow per UTMC Manufacturing Flows Document. Tested at 25° C only. Lead finish is GOLD ONLY. Radiation neither
tested nor guaranteed.
4 . Military Temperature Range flow per UTMC Manufacturing Flows Document. Devices are tested at -55 °C, room temp, and 125 ° C.
Radiation neither tested nor guaranteed.
10
UT54LVDS032LV QUAD RECEIVER: SMD
5962 - 98652
** * * *
Lead Finish:
(A) = Hot solder dipped
(C) = Gold
(X) = Factory Option (gold or solder)
Case Outline:
(Y) = 16 lead Flatpack (dual-in-line)
Class Designator:
(Q) = QML Class Q
(V) = QML Class V
Device Type
02 = LVDS Receiver, 300k, 500k and 1M Rad(Si)
03 = LVDS Receiver, 100k Rad(Si)
Drawing Number: 5962-98652
Total Dose
(R) = 1E5 rad(Si)
(F) = 3E5 rad(Si)
(G) = 5E5 rad(Si)
(H) = 1E6 rad(Si)
Federal Stock Class Designator: No Options
Notes:
1.Lead finish (A,C, or X) must be specified.
2.If an “X” is specified when ordering, part marking will match the lead finish and will be either “A” (solder) or “C” (gold).
3.Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.
11