PLL620-80 Low Phase Noise XO (9.5-65MHz Output) DIE CONFIGURATION FEATURES DIE SPECIFICATIONS Name Value Size Reverse side Pad dimensions Thickness 62 x 65 mil GND 80 micron x 80 micron 10 mil 27 N/C 28 S2^ 29 OE CTRL 30 N/C 31 Q XIN XOUT Q Oscillator Amplifier Reserved OUTSEL1^ 21 20 19 18 17 C502A CMOS 15 LVDSB 14 PECLB 13 12 VDDBUF VDDBUF 11 PECL 10 LVDS 4 5 6 Reserved X 7 8 OE_SEL^ GNDBUF 3 GNDBUF 2 GND (0,0) 1 GND Y GNDBUF 16 9 OUTPUT SELECTION AND ENABLE OUT_SEL1* (Pad 18) 0 OUT_SEL0* (Pad 25) 0 High Drive CMOS 0 1 1 1 0 1 Standard CMOS LVDS PECL (default) OE_SELECT (Pad 9) OE_CTRL (Pad 30) 0 1 (Default) 0 (Default) 1 1 (Default) OE 22 Die ID: A2020-20B 0 BLOCK DIAGRAM N/C VDD XOUT VDD VDD 26 VDD OUTSEL0^ 23 GND The PLL620-80 is a XO IC specifically designed to work with fundamental or 3 rd OT crystals between 19MHz and 65MHz. The selectable divide by two feature extends the operation range from 9.5MHz to 65MHz. It requires very low current into the crystal resulting in better overall stability. The OE logic feature allows selection of enable high or enable low. Furthermore, it provides selectable CMOS, PECL or LVDS outputs. 24 XIN 62 mil DESCRIPTION 25 (1550,1475) GND • • 19MHz to 65MHz crystal input. Output range: 9.5MHz – 65MHz Selectable OE Logic (enable high or enable low). Available outputs: PECL, LVDS, or CMOS (High Drive (30mA) or Standard Drive (10mA) output). Supports 2.5V or 3.3V Power Supply. Available in die form. GND • • • • 65 mil Selected Output* State Tri-state Output enabled Output enabled Tri-state Pads #9, #18 & #25: Bond to GND to set to “0”, No connection results to “default” setting through internal pull-up. OE_CTRL: Logical states defined by PECL levels if OE_SELECT is “1” Logical states defined by CMOS levels if OE_SELECT is “0” OUTPUT FREQUENCY SELECTOR S2 PLL620-80 S2 Output 0 1(Default)* Input/2 Input *Internally set to ‘Default’ through 60K pull-up resistor 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 11/09/04 Page 1 PLL620-80 Low Phase Noise XO (9.5-65MHz Output) ELECTRICAL SPECIFICATIONS 1. Absolute Maximum Ratings PARAMETERS SYMBOL Supply Voltage Input Voltage, dc V DD VI Output Voltage, dc Storage Temperature Ambient Operating Temperature* Junction Temperature Lead Temperature (soldering, 10s) ESD Protection, Human Body Model VO TS TA TJ MIN. MAX. UNITS -0.5 4.6 V DD +0.5 V V V DD +0.5 150 85 125 260 2 V -0.5 -65 -40 °C °C °C °C kV Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied. * Note: Operating Temperature is guaranteed by design for all parts (COMMERCIAL and INDUSTRIAL), but tested for COMMERCIAL grade only. 2. Crystal Specifications PARAMETERS Crystal Resonator Frequency Crystal Loading Rating Interelectrode Capacitance Recommended ESR SYMBOL F XIN C L (xtal) C0 RE CONDITIONS Fundamental Die MIN. TYP. 19 MAX. UNITS 65 MHz pF pF 8* 5 30 AT cut Ω Note: Parameters denoted with an asterisk (*) represent nominal characterization data and are not production tested to any specific limits. 3. General Electrical Specifications PARAMETERS SYMBOL Supply Current (Loaded Outputs) Operating Voltage I DD V DD Output Clock Duty Cycle Short Circuit Current CONDITIONS MIN. TYP. PECL/LVDS/CMOS @ 50% V DD (CMOS) @ 1.25V (LVDS) @ V DD – 1.3V (PECL) 2.97 45 45 45 50 50 50 ±50 MAX. UNITS 100/80/40 3.63 55 55 55 mA V % mA 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 11/09/04 Page 2 PLL620-80 Low Phase Noise XO (9.5-65MHz Output) 4. Jitter Specifications PARAMETERS CONDITIONS MIN. TYP. MAX. 20 Period jitter RMS at 27MHz Period jitter peak-to-peak at 27MHz With capacitive decoupling between VDD and GND. Over 10,000 cycles 2.3 18.5 Accumulated jitter RMS at 27MHz With capacitive decoupling between VDD and GND. Over 1,000,000 cycles. “RJ” measured on Wavecrest SIA 3000 2.3 Accumulated jitter peak-to-peak at 27MHz Random Jitter 24 25 2.3 UNITS ps ps ps Measured on Wavecrest SIA 3000 5. Phase Noise Specifications PARAMETERS FREQUENCY @10Hz @100Hz @1kHz @10kHz @100kHz UNITS 27MHz -75 -100 -125 -140 -145 dBc/Hz Phase Noise relative to carrier Note: Phase Noise measured on Agilent E5500 6. CMOS Output Electrical Specifications PARAMETERS Output drive current (High Drive) Output drive current (Standard Drive) Output Clock Rise/Fall Time (Standard Drive) Output Clock Rise/Fall Time (High Drive) SYMBOL CONDITIONS MIN. TYP. MAX. UNITS I OH V OH = V DD -0.4V, V DD =3.3V 30 mA I OL I OH I OL V OL = 0.4V, V DD = 3.3V V OH = V DD -0.4V, V DD =3.3V V OL = 0.4V, V DD = 3.3V 30 10 10 mA mA mA 0.3V ~ 3.0V with 15 pF load 2.4 0.3V ~ 3.0V with 15 pF load 1.2 ns 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 11/09/04 Page 3 PLL620-80 Low Phase Noise XO (9.5-65MHz Output) 7. LVDS Electrical Characteristics PARAMETERS SYMBOL Output Differential Voltage V DD Magnitude Change CONDITIONS V OD ∆V OD V OH V OL V OS Output High Voltage Output Low Voltage Offset Voltage Offset Magnitude Change R L = 100 Ω (see figure) I OXD Output Short Circuit Current I OSD TYP. MAX. UNITS 247 -50 355 454 50 mV mV 1.4 1.1 1.2 3 1.6 1.375 25 V V V mV ±1 ±10 uA -5.7 -8 mA 0.9 1.125 0 ∆V OS Power-off Leakage MIN. V out = V DD or GND V DD = 0V 8. LVDS Switching Characteristics PARAMETERS SYMBOL CONDITIONS MIN. TYP. MAX. UNITS Differential Clock Rise Time tr 0.2 0.7 1.0 ns Differential Clock Fall Time tf R L = 100 Ω C L = 10 pF (see figure) 0.2 0.7 1.0 ns LVDS Levels Test Circuit LVDS Switching Test Circuit OUT OUT CL = 10pF 50Ω VOD VOS VDIFF 50Ω RL = 100Ω CL = 10pF OUT OUT LVDS Transistion Time Waveform OUT 0V (Differential) OUT 80% VDIFF 80% 0V 20% 20% tR tF 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 11/09/04 Page 4 PLL620-80 Low Phase Noise XO (9.5-65MHz Output) 9. PECL Electrical Characteristics PARAMETERS SYMBOL CONDITIONS MIN. V OH V OL R L = 50 Ω to (V DD – 2V) (see figure) V DD – 1.025 Output High Voltage Output Low Voltage MAX. UNITS V DD – 1.620 V V 10. PECL Switching Characteristics PARAMETERS SYMBOL Clock Rise Time Clock Fall Time tr tf CONDITIONS MIN. @20/80% - PECL @80/20% - PECL PECL Levels Test Circuit OUT MAX. UNITS 0.6 0.5 1.5 1.5 ns ns PECL Output Skew VDD 50Ω TYP. OUT 2.0V 50% 50Ω OUT tSKEW OUT PECL Transistion Time Waveform DUTY CYCLE 45 - 55% 55 - 45% OUT 80% 50% 20% OUT tR tF 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 11/09/04 Page 5 PLL620-80 Low Phase Noise XO (9.5-65MHz Output) PAD DESCRIPTIONS Pad # Name X (µ µ m) Y (µ µ m) Description 1 2 3 4 5 GND GND Optional GND GND GND 248 361 473 587 702 109 109 109 109 109 Ground. Ground. Optional Ground. Ground. Ground. 6 7 8 Reserved GNDBUF GNDBUF 874 1042 1171 109 109 109 9 OE_SEL 1400 125 10 11 12 LVDS PECL VDDBUF 1400 1400 1400 259 476 616 Reserved for future use. Ground, buffer circuitry. Ground, buffer circuitry. This is the selector input to choose the OE control logic. See the OE SELECTION AND ENABLE table on page 1. Internal pull up. LVDS output. PECL output. Power supply, buffer circuitry. 13 14 15 16 17 VDDBUF PECLB LVDSB CMOS GNDBUF 1400 1400 1400 1400 1389 716 871 1089 1227 1365 18 OUTSEL1 1232 1365 19 Reserved 1042 1365 20 21 22 23 24 Not connected VDD Optional VDD VDD VDD 854 659 559 459 358 1365 1365 1365 1365 1365 25 OUTSEL0 194 1365 26 XIN 109 1223 27 28 XOUT Not connected 109 109 1017 858 29 S2 109 646 30 OE_CTRL 109 397 31 Not connected 109 181 Power supply, buffer circuitry. Complementary PECL output. Complementary LVDS output. CMOS output. Ground, buffer circuitry. Selector input to choose the selected output type (PECL, LVDS, CMOS). See the OUTPUT SELECTION AND ENABLE table on page 1. Internal pull up. Reserved for future use. Not Connected. Power supply. Optional Power supply. Power supply. Power supply. Selector input to choose the selected output type (PECL, LVDS, CMOS). See the OUTPUT SELECTION AND ENABLE table on page 1. Internal pull up. Crystal input. See Crystal Specifications on page 3. Crystal output. See Crystal Specifications on page 3. Not Connected. Output Divide by Two selector pin, as presented on the OUTPUT FREQUENCY SELECTOR Table on page 1. Internal pull up. Used to enable/disable the output(s). See Output Selection and Enable table on page 1. Not connected. Note: for optimal Phase Noise performance, it is recommended to bond all optional VDD and GND pads. 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 11/09/04 Page 6 PLL620-80 Low Phase Noise XO (9.5-65MHz Output) ORDERING INFORMATION For part ordering, please contact our Sales Department: 47745 Fremont Blvd., Fremont, CA 94538, USA Tel: (510) 492-0990 Fax: (510) 492-0991 PART NUMBER The order number for this device is a combination of the following: Device number, Package type and Operating temperature range PLL620-80 PART NUMBER DC TEMPERATURE C=COMMERCIAL I=INDUSTRIAL PACKAGE TYPE D=DIE Order Number Marking Package Option PLL620-80DC P620-80DC Die – Waffle Pack PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product. LIFE SUPPORT POLICY: PhaseLink’s products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of PhaseLink Corporation. 47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 11/09/04 Page 7