NSC LP38856S-1.2

LP38856
3A Fast-Response High-Accuracy LDO Linear Regulator
with Enable
General Description
Features
The LP38856 is a high-current, fast-response regulator
which can maintain output voltage regulation with an extremely low input to output voltage drop. Fabricated on a
CMOS process, the device operates from two input voltages:
VBIAS provides power for the internal bias and control circuits, as well as drive for the gate of the N-MOS power
transistor, while VIN supplies power to the load. The use of
an external bias rail allows the part to operate from ultra low
VIN voltages. Unlike bipolar regulators, the CMOS architecture consumes extremely low quiescent current at any output load current. The use of an N-MOS power transistor
results in wide bandwidth, yet minimum external capacitance
is required to maintain loop stability.
The fast transient response of this device makes it suitable
for use in powering DSP, Microcontroller Core voltages and
Switch Mode Power Supply post regulators. The LP38856 is
available in TO-220 and TO-263 5-Lead packages.
Dropout Voltage: 240 mV (typical) at 3A load current.
Low Ground Pin Current: 14 mA (typical) at 3A load current.
Shutdown Current: 1 µA (typical) IIN(GND) when EN pin is
low.
Precision Output Voltage: ± 1.0% for TJ = 25˚C and ± 2.0%
for 0˚C ≤ TJ ≤ +125˚C, across all line and load conditions
n
n
n
n
n
n
n
n
Standard VOUT values of 0.8V and 1.2V
Stable with 10 µF ceramic capacitors
Dropout voltage of 240 mV (typical) at 3A load current
Precision Output Voltage across all line and load
conditions:
— ± 1.0% for TJ = 25˚C
— ± 2.0% for 0˚C ≤ TJ ≤ +125˚C
— ± 3.0% for -40˚C ≤ TJ ≤ +125˚C
Over-Temperature and Over-Current protection
Available in 5 lead TO-220 and TO-263 packages
Custom VOUT values between 0.8V and 1.2V are
available
-40˚C to +125˚C Operating Temperature Range
Applications
n ASIC Power Supplies In:
- Desktops, Notebooks, and Graphics Cards, Servers
- Gaming Set Top Boxes, Printers and Copiers
n Server Core and I/O Supplies
n DSP and FPGA Power Supplies
n SMPS Post-Regulator
Typical Application Circuit
20131101
© 2006 National Semiconductor Corporation
DS201311
www.national.com
LP38856 3A Fast-Response High-Accuracy LDO Linear Regulator with Enable
June 2006
LP38856
Ordering Information
VOUT *
Order Number
Package Type
Package Drawing
LP38856S-0.8
TO263-5
TS5B
Rail of 45
0.8V
LP38856SX-0.8
TO263-5
TS5B
Tape and Reel of 500
LP38856T-0.8
TO220-5
T05D
Rail of 45
LP38856S-1.2
TO263-5
TS5B
Rail of 45
LP38856SX-1.2
TO263-5
TS5B
Tape and Reel of 500
LP38856T-1.2
TO220-5
T05D
Rail of 45
1.2V
Supplied As
* For custom VOUT values between 0.8V and 1.2V please contact the National Semiconductor Sales Office.
Connection Diagrams
20131102
20131103
TO-263, Top View
TO-220, Top View
Pin Descriptions
TO220–5 and TO263–5 Packages
Pin #
Pin Symbol
1
EN
Pin Description
The device Enable pin.
2
IN
3
GND
Ground
4
OUT
The regulated output voltage pin
5
BIAS
The supply for the internal control and reference circuitry
TAB
The TAB is a thermal connection that is physically attached to the backside of
the die, and is used as a thermal heat-sink connection. See the Application
Information section for details
TAB
www.national.com
The unregulated input voltage pin
2
VOUT Voltage (Survival)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/
Distributors for availability and specifications.
IOUT Current (Survival)
Internally Limited
Junction Temperature
−40˚C to +150˚C
Storage Temperature Range
−65˚C to +150˚C
Operating Ratings(Note 1)
Lead Temperature
Soldering, 5 seconds
VIN Supply Voltage
260˚C
(VOUT + VDO) to VBIAS
VBIAS Supply Voltage
ESD Rating
Human Body Model (Note 2)
Power Dissipation (Note 3)
−0.3V to +6.0V
± 2 kV
Internally Limited
VIN Supply Voltage (Survival)
−0.3V to +6.0V
VBIAS Supply Voltage (Survival)
−0.3V to +6.0V
VEN Voltage (Survival)
−0.3V to +6.0V
3.0V to 5.5V
VEN Enable Input Voltage
0.0V to VBIAS
IOUT
0 mA to 3.0A
Junction Temperature
Range(Note 3)
−40˚C to +125˚C
Electrical Characteristics Unless otherwise specified: VIN = VOUT(NOM) + 1V, VBIAS = 3.0V, IOUT = 10 mA,
CIN = COUT = 10 µF, CBIAS = 1µF, VEN = VBIAS. Limits in standard type are for TJ = 25˚C only; limits in boldface type apply
over the junction temperature (TJ) range of -40˚C to +125˚C. Minimum and Maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at TJ = 25˚C, and are provided for reference purposes only.
Symbol
Parameter
Conditions
VOUT(NOM) + 1V ≤ VIN ≤ VBIAS,
3.0V ≤ VBIAS ≤ 5.5V,
10 mA ≤ IOUT ≤ 3.0A
VOUT
∆VOUT/∆VIN
∆VOUT/∆VBIAS
∆VOUT/∆IOUT
VDO
IGND(IN)
IGND(BIAS)
TYP
MAX
-1.0
-3.0
0.0
+1.0
+3.0
Units
VOUT(NOM) + 1V ≤ VIN ≤ VBIAS,
3.0V ≤ VBIAS ≤ 5.5V,
10 mA ≤ IOUT ≤ 3.0A,
0˚C ≤ TJ ≤ 125˚C
-2.0
0
+2.0
Line Regulation, VIN
(Note 4)
VOUT(NOM) + 1V ≤ VIN ≤ VBIAS
-
0.04
-
%/V
Line Regulation, VBIAS
(Note 4)
3.0V ≤ VBIAS ≤ 5.5V
-
0.10
-
%/V
Output Voltage Load Regulation
(Note 5)
10 mA ≤ IOUT ≤ 3.0A
-
0.2
-
%/A
Dropout Voltage
VIN − VOUT
(Note 6)
IOUT = 3.0A
-
240
300
450
mV
LP38856-0.8
10 mA ≤ IOUT ≤ 3.0A
-
7.0
8.5
9.0
LP38856-1.2
10 mA ≤ IOUT ≤ 3.0A
-
11
12
15
VEN ≤ 0.5V
-
1.0
10
300
µA
10 mA ≤ IOUT ≤ 3.0A
-
3.0
3.8
4.5
mA
VEN ≤ 0.5V
-
100
170
200
µA
2.20
2.00
2.45
2.70
2.90
V
60
50
150
300
350
mV
-
6.2
-
A
Output Voltage Tolerance
Ground Pin Current Drawn from
VIN Supply
Ground Pin Current Drawn from
VBIAS Supply
UVLO
Under-Voltage Lock-Out
Threshold
VBIAS rising until device is
functional
UVLO(HYS)
Under-Voltage Lock-Out
Hysteresis
VBIAS falling from UVLO
threshold until device is
non-functional
Output Short-Circuit Current
VIN = VOUT(NOM) + 1V,
VBIAS = 3.0V, VOUT = 0.0V
ISC
MIN
3
%
mA
www.national.com
LP38856
Absolute Maximum Ratings (Note 1)
LP38856
Electrical Characteristics Unless otherwise specified: VIN = VOUT(NOM) + 1V, VBIAS = 3.0V, IOUT = 10 mA,
CIN = COUT = 10 µF, CBIAS = 1µF, VEN = VBIAS. Limits in standard type are for TJ = 25˚C only; limits in boldface type apply
over the junction temperature (TJ) range of -40˚C to +125˚C. Minimum and Maximum limits are guaranteed through test,
design, or statistical correlation. Typical values represent the most likely parametric norm at TJ = 25˚C, and are provided for
reference purposes only. (Continued)
Symbol
Parameter
Conditions
MIN
TYP
-
MAX
Units
ENABLE Pin
VEN = VBIAS
IEN
ENABLE pin Current
0.01
-
VEN = 0.0V, VBIAS = 5.5V
-19
-13
-30
-40
-51
µA
VEN(ON)
Enable Voltage Threshold
VEN rising until Output = ON
1.00
0.90
1.25
1.50
1.55
V
VEN(HYS)
Enable Voltage Hysteresis
VEN falling from VEN(ON) until
Output = OFF
50
30
100
150
200
mV
tOFF
Turn-OFF Delay Time
RLOAD x COUT << tOFF
-
20
-
tON
Turn-ON Delay Time
RLOAD x COUT << tON
-
15
-
VIN = VOUT +1V,
f = 120 Hz
-
80
-
VIN = VOUT + 1V,
f = 1 kHz
-
65
-
VBIAS = VOUT + 3V,
f = 120 Hz
-
58
-
VBIAS = VOUT + 3V,
f = 1 kHz
-
58
-
f = 120 Hz
-
1
-
BW = 10 Hz − 100 kHz
-
150
-
BW = 300 Hz − 300 kHz
-
90
-
Thermal Shutdown Junction
Temperature
-
160
-
Thermal Shutdown Hysteresis
-
10
-
µs
AC Parameters
PSRR
(VIN)
Ripple Rejection for VIN Input
Voltage
PSRR
(VBIAS)
Ripple Rejection for VBIAS
Voltage
Output Noise Density
en
Output Noise Voltage
dB
dB
µV/√Hz
µV (rms)
Thermal Parameters
TSD
TSD(HYS)
θJA
Thermal Resistance, Junction to
Ambient(Note 3)
TO220-5
-
60
-
TO263-5
-
60
-
θJC
Thermal Resistance, Junction to
Case(Note 3)
TO220-5
-
3
-
TO263-5
-
3
-
˚C
˚C/W
Note 1: Absolute maximum ratings indicate limits beyond which damage to the component may occur. Operating ratings indicate conditions for which the device
is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications, see Electrical Characteristics. Specifications do not
apply when operating the device outside of its rated operating conditions.
Note 2: The Human Body Model (HBM) is a 100 pF capacitor discharged through a 1.5k resistor into each pin. Test method is per JESD22-A114. The HBM rating
for device pin 1 (EN) is ± 1.5 kV.
Note 3: Device power dissipation must be de-rated based on device power dissipation (TD), ambient temperature (TA), and package junction to ambient thermal
resistance (θJA). Additional heat-sinking may be required to ensure that the device junction temperature (TJ) does not exceed the maximum operating rating. See
the Application Information section for details.
Note 4: Output voltage line regulation is defined as the change in output voltage from nominal value resulting from a change in input voltage.
Note 5: Output voltage load regulation is defined as the change in output voltage from nominal value as the load current increases from no load to full load.
Note 6: Dropout voltage is defined the as input to output voltage differential (VIN - VOUT) where the input voltage is low enough to cause the output voltage to drop
no more than 2% from the nominal value
www.national.com
4
VBIAS Ground Pin Current (IGND(BIAS)) vs VBIAS
VBIAS Ground Pin Current (IGND(BIAS)) vs Temperature
20131187
20131161
VIN Ground Pin Current (IGND(IN)) vs Temperature
Load Regulation vs Temperature
20131162
20131163
Dropout Voltage (VDO) vs Temperature
Output Current Limit (ISC) vs Temperature
20131165
20131166
5
www.national.com
LP38856
Typical Performance Characteristics Unless otherwise specified: TJ = 25˚C, VIN = VOUT(NOM) + 1V,
VBIAS = 3.0V, IOUT = 10 mA, CIN = COUT = 10 µF Ceramic, CBIAS = 1 µF Ceramic, VEN = VBIAS.
LP38856
Typical Performance Characteristics Unless otherwise specified: TJ = 25˚C, VIN = VOUT(NOM) + 1V,
VBIAS = 3.0V, IOUT = 10 mA, CIN = COUT = 10 µF Ceramic, CBIAS = 1 µF Ceramic, VEN = VBIAS. (Continued)
VOUT vs Temperature
UVLO Thresholds vs Temperature
20131168
20131167
Enable Thresholds (VEN) vs Temperature
Enable Pull-Down Current (IEN) vs Temperature
20131172
20131173
Enable Pull-Up Resistor (rEN) vs Temperature
VIN Line Transient Response
20131174
www.national.com
20131177
6
VIN Line Transient Response
VBIAS Line Transient Response
20131178
20131179
VBIAS Line Transient Response
Load Transient Response, COUT = 10 µF Ceramic
20131180
20131181
Load Transient Respose, COUT = 10 µF Ceramic
Load Transient Response, COUT = 100 µF Ceramic
20131182
20131183
7
www.national.com
LP38856
Typical Performance Characteristics Unless otherwise specified: TJ = 25˚C, VIN = VOUT(NOM) + 1V,
VBIAS = 3.0V, IOUT = 10 mA, CIN = COUT = 10 µF Ceramic, CBIAS = 1 µF Ceramic, VEN = VBIAS. (Continued)
LP38856
Typical Performance Characteristics Unless otherwise specified: TJ = 25˚C, VIN = VOUT(NOM) + 1V,
VBIAS = 3.0V, IOUT = 10 mA, CIN = COUT = 10 µF Ceramic, CBIAS = 1 µF Ceramic, VEN = VBIAS. (Continued)
Load Transient Response, COUT = 100 µF Ceramic
Load Transient Response, COUT = 100 µF Tantalum
20131184
20131185
Load Transient Response, COUT = 100 µF Tantalum
VBIAS PSRR
20131186
20131170
VIN PSRR
Output Noise
20131171
www.national.com
20131169
8
LP38856
Block Diagram
20131105
9
www.national.com
LP38856
When the bias voltage is between the UVLO threshold and
the Minimum Operating Rating value of 3.0V the device will
be functional, but the operating parameters will not be within
the guaranteed limits.
Application Information
EXTERNAL CAPACITORS
To assure regulator stability, capacitors are required on the
input, output and bias pins as shown in the Typical Application Circuit.
SUPPLY SEQUENCING
There is no requirement for the order that VIN or VBIAS are
applied or removed. However, the output voltage cannot be
guaranteed until both VIN and VBIAS are within the range of
guaranteed operating values.
Output Capacitor
A minimum output capacitance of 10 µF, ceramic, is required
for stability. The amount of output capacitance can be increased without limit. The output capacitor must be located
less than 1 cm from the output pin of the IC and returned to
the device ground pin with a clean analog ground.
Only high quality ceramic types such as X5R or X7R should
be used, as the Z5U and Y5F types do not provide sufficient
capacitance over temperature.
If used in a dual-supply system where the regulator load is
returned to a negative supply, the output pin must be diode
clamped to ground. A Schottky diode is recommend for this
diode clamp.
REVERSE VOLTAGE
A reverse voltage condition will exist when the voltage at the
output pin is higher than the voltage at the input pin. Typically
this will happen when VIN is abruptly taken low and COUT
continues to hold a sufficient charge such that the input to
output voltage becomes reversed.
Tantalum capacitors will also provide stable operation across
the entire operating temperature range. However, the effects
of ESR may provide variations in the output voltage during
fast load transients. Using the minimum recommended 10
µF ceramic capacitor at the output will allow unlimited capacitance, Tantalum and/or Aluminum, to be added in parallel.
The NMOS pass element, by design, contains no body
diode. This means that, as long as the gate of the pass
element is not driven, there will not be any reverse current
flow through the pass element during a reverse voltage
event. The gate of the pass element is not driven when VBIAS
is below the UVLO threshold.
When VBIAS is above the UVLO threshold the control circuitry is active and will attempt to regulate the output voltage.
Since the input voltage is less than the output voltage the
control circuit will drive the gate of the pass element to the
full VBIAS potential when the output voltage begins to fall. In
this condition, reverse current will flow from the output pin to
the input pin, limited only by the RDS(ON) of the pass element
and the output to input voltage differential. This condition is
outside the guaranteed operating range and should be
avoided.
Input Capacitor
The input capacitor must be at least 10 µF, but can be
increased without limit. It’s purpose is to provide a low
source impedance for the regulator input. A ceramic capacitor, X5R or X7R, is recommended.
Tantalum capacitors may also be used at the input pin. There
is no specific ESR limitation on the input capacitor (the lower,
the better).
Aluminum electrolytic capacitors can be used, but are not
recommended as their ESR increases very quickly at cold
temperatures. They are not recommended for any application where the ambient temperature falls below 0˚C.
Bias Capacitor
The capacitor on the bias pin must be at least 1 µF. It can be
any good quality capacitor (ceramic is recommended).
ENABLE OPERATION
The Enable pin (EN) provides a mechanism to enable, or
disable, the regulator output stage. The Enable pin has an
internal pull-up, through a typical 200 kΩ resistor, to VBIAS.
If the Enable pin is actively driven, pulling the Enable pin
above the VEN threshold of 1.25V (typical) will turn the
regulator output on, while pulling the Enable pin below the
VEN threshold will turn the regulator output off. There is
approximately 100 mV of hysteresis built into the Enable
threshold provide noise immunity.
If the Enable function is not needed this pin should be left
open, or connected directly to VBIAS. If the Enable pin is left
open, stray capacitance on this pin must be minimized,
otherwise the output turn-on will be delayed while the stray
capacitance is charged through the internal resistance (rEN).
INPUT VOLTAGE
The input voltage (VIN) is the high current external voltage
rail that will be regulated down to a lower voltage, which is
applied to the load. The input voltage must be at least VOUT
+ VDO, and no higher than whatever value is used for VBIAS.
BIAS VOLTAGE
The bias voltage (VBIAS) is a low current external voltage rail
required to bias the control circuitry and provide gate drive
for the N-FET pass transistor. The bias voltage must be in
the range of 3.0V to 5.5V to ensure proper operation of the
device.
POWER DISSIPATION AND HEAT-SINKING
A heat-sink may be required depending on the maximum
power dissipation and maximum ambient temperature of the
application. Under all possible conditions, the junction temperature must be within the range specified under operating
conditions.
The total power dissipation of the device is the sum of three
different points of dissipation in the device.
The first part is the power that is dissipated in the NMOS
pass element, and can be determined with the formula:
UNDER VOLTAGE LOCKOUT
The bias voltage is monitored by a circuit which prevents the
device from functioning when the bias voltage is below the
Under-Voltage Lock-Out (UVLO) threshold of approximately
2.45V.
As the bias voltage rises above the UVLO threshold the
device control circuitry become active. There is approximately 150 mV of hysteresis built into the UVLO threshold to
provide noise immunity.
www.national.com
10
where θJA is the required total thermal resistance from the
junction to the ambient air, θCH is the thermal resistance from
the case to the surface of the heat sink, and θJC is the
thermal resistance from the junction to the surface of the
case.
For this equation, θJC is about 3˚C/W for a TO-220 package.
The value for θCH depends on method of attachment, insulator, etc. θCH varies between 1.5˚C/W to 2.5˚C/W. Consult
the heat-sink manufacturer datasheet for details and recommendations.
(Continued)
PD(PASS) = (VIN - VOUT) x IOUT
(1)
The second part is the power that is dissipated in the bias
and control circuitry, and can be determined with the formula:
PD(BIAS) = VBIAS x IGND(BIAS)
(2)
Heat-Sinking The TO-263 Package
The TO-263 package has a θJA rating of 60˚C/W, and a θJC
rating of 3˚C/W. These ratings are for the package only, no
additional heat-sinking, and with no airflow.
where IGND(BIAS) is the portion of the operating ground current of the device that is related to VBIAS.
The third part is the power that is dissipated in portions of the
output stage circuitry, and can be determined with the formula:
PD(IN) = VIN x IGND(IN)
The TO-263 package uses the copper plane on the PCB as
a heat-sink. The tab of this package is soldered to the copper
plane for heat-sinking. The graph below shows a curve for
the θJA of TO-263 package for different copper area sizes,
using a typical PCB with 1 ounce copper and no solder mask
over the copper area for heat-sinking.
(3)
where IGND(IN) is the portion of the operating ground current
of the device that is related to VIN.
The total power dissipation is then:
PD = PD(PASS) + PD(BIAS) + PD(IN)
(4)
The maximum allowable junction temperature rise (∆TJ) depends on the maximum anticipated ambient temperature
(TA(MAX)) for the application, and the maximum allowable
operating junction temperature (TJ(MAX)):
(5)
The maximum allowable value for junction to ambient Thermal Resistance, θJA, can be calculated using the formula:
20131125
FIGURE 1. θJA vs Copper (1 Ounce) Area for the
TO-263 package
(6)
The LP38856 is available in TO-220 and TO-263 packages.
The thermal resistance in the application depends on
amount of copper area or heat-sink, and on air flow. If the
maximum allowable value of θJA calculated above is ≥ 60
˚C/W for TO-220 package and ≥ 60 ˚C/W for TO-263 package no heat-sink is needed since the package alone can
dissipate enough heat to satisfy these requirements. If the
value needed for allowable θJA falls below these limits, a
heat-sink is required.
As shown in Figure 1, increasing the copper area beyond 1
square inch produces very little improvement. The minimum
value for θJA for the TO-263 package mounted to a PCB is
32˚C/W.
Figure 2 shows the maximum allowable power dissipation
for TO-263 packages for different ambient temperatures,
assuming θJA is 35˚C/W and the maximum junction temperature is 125˚C.
Heat-Sinking The TO-220 Package
The TO-220 package has a θJA rating of 60˚C/W, and a θJC
rating of 3˚C/W. These ratings are for the package only, no
additional heat-sinking, and with no airflow.
The thermal resistance of a TO-220 package can be reduced
by attaching it to a heat-sink or a copper plane on a PC
board. If a copper plane is to be used, the values of θJA will
be same as shown in next section for TO-263 package.
The heat-sink to be used in the application should have a
heat-sink to ambient thermal resistance, θHA:
(7)
11
www.national.com
LP38856
Application Information
LP38856
Application Information
(Continued)
20131126
FIGURE 2. Maximum Power Dissipation vs Ambient
Temperature for TO-263 package
www.national.com
12
LP38856
Physical Dimensions
inches (millimeters) unless otherwise noted
TO220 5-lead, Molded, Stagger Bend Package (TO220-5)
NS Package Number T05D
TO263 5-Lead, Molded, Surface Mount Package (TO263-5)
NS Package Number TS5B
13
www.national.com
LP38856 3A Fast-Response High-Accuracy LDO Linear Regulator with Enable
Notes
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves
the right at any time without notice to change said circuitry and specifications.
For the most current product information visit us at www.national.com.
LIFE SUPPORT POLICY
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS
WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR
CORPORATION. As used herein:
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the body, or
(b) support or sustain life, and whose failure to perform when
properly used in accordance with instructions for use
provided in the labeling, can be reasonably expected to result
in a significant injury to the user.
2. A critical component is any component of a life support
device or system whose failure to perform can be reasonably
expected to cause the failure of the life support device or
system, or to affect its safety or effectiveness.
BANNED SUBSTANCE COMPLIANCE
National Semiconductor follows the provisions of the Product Stewardship Guide for Customers (CSP-9-111C2) and Banned Substances
and Materials of Interest Specification (CSP-9-111S2) for regulatory environmental compliance. Details may be found at:
www.national.com/quality/green.
Lead free products are RoHS compliant.
National Semiconductor
Americas Customer
Support Center
Email: [email protected]
Tel: 1-800-272-9959
www.national.com
National Semiconductor
Europe Customer Support Center
Fax: +49 (0) 180-530 85 86
Email: [email protected]
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790
National Semiconductor
Asia Pacific Customer
Support Center
Email: [email protected]
National Semiconductor
Japan Customer Support Center
Fax: 81-3-5639-7507
Email: [email protected]
Tel: 81-3-5639-7560